summaryrefslogtreecommitdiffstats
path: root/scripts/qapi.py
diff options
context:
space:
mode:
authorPeter Maydell <peter.maydell@linaro.org>2016-03-04 11:30:22 +0000
committerTimothy Pearson <tpearson@raptorengineering.com>2019-11-29 19:49:12 -0600
commit7b3761c75c66f7cc76dda395a6d16f1a8ec6b41b (patch)
treea22246f163b6a5c8d621cddcc5d94608ffcd2721 /scripts/qapi.py
parent3848f4411c02d8cf0d4bceed64300a50f74978a9 (diff)
downloadhqemu-7b3761c75c66f7cc76dda395a6d16f1a8ec6b41b.zip
hqemu-7b3761c75c66f7cc76dda395a6d16f1a8ec6b41b.tar.gz
hw/intc/arm_gic.c: Implement GICv2 GICC_DIR
The GICv2 introduces a new CPU interface register GICC_DIR, which allows an OS to split the "priority drop" and "deactivate interrupt" parts of interrupt completion. Implement this register. (Note that the register is at offset 0x1000 in the CPU interface, which means it is on a different 4K page from all the other registers.) Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Sergey Fedorov <serge.fdrv@gmail.com> Message-id: 1456854176-7813-1-git-send-email-peter.maydell@linaro.org
Diffstat (limited to 'scripts/qapi.py')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud