1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
|
/*
******************************************************************************************
** O.S : FreeBSD
** FILE NAME : arcmsr.c
** BY : Erich Chen
** Description: SCSI RAID Device Driver for
** ARECA (ARC1110/1120/1160/1210/1220/1260) SATA RAID HOST Adapter
** ARCMSR RAID Host adapter[RAID controller:INTEL 331(PCI-X) 341(PCI-EXPRESS) chip set]
******************************************************************************************
************************************************************************
**
** Copyright (c) 2004-2006 ARECA Co. Ltd.
** Erich Chen, Taipei Taiwan All rights reserved.
**
** Redistribution and use in source and binary forms,with or without
** modification,are permitted provided that the following conditions
** are met:
** 1. Redistributions of source code must retain the above copyright
** notice,this list of conditions and the following disclaimer.
** 2. Redistributions in binary form must reproduce the above copyright
** notice,this list of conditions and the following disclaimer in the
** documentation and/or other materials provided with the distribution.
** 3. The name of the author may not be used to endorse or promote products
** derived from this software without specific prior written permission.
**
** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
** IMPLIED WARRANTIES,INCLUDING,BUT NOT LIMITED TO,THE IMPLIED WARRANTIES
** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,INDIRECT,
** INCIDENTAL,SPECIAL,EXEMPLARY,OR CONSEQUENTIAL DAMAGES(INCLUDING,BUT
** NOT LIMITED TO,PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
** DATA,OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
** THEORY OF LIABILITY,WHETHER IN CONTRACT,STRICT LIABILITY,OR TORT
**(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
** THIS SOFTWARE,EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
**************************************************************************
** History
**
** REV# DATE NAME DESCRIPTION
** 1.00.00.00 3/31/2004 Erich Chen First release
** 1.20.00.02 11/29/2004 Erich Chen bug fix with arcmsr_bus_reset when PHY error
******************************************************************************************
** $FreeBSD$
*/
#define ARCMSR_DEBUG0 0
/*
**********************************
*/
#include <sys/param.h>
#include <sys/systm.h>
#include <sys/malloc.h>
#include <sys/kernel.h>
#include <sys/bus.h>
#include <sys/queue.h>
#include <sys/stat.h>
#include <sys/devicestat.h>
#include <sys/kthread.h>
#include <sys/module.h>
#include <sys/proc.h>
#include <sys/lock.h>
#include <sys/sysctl.h>
#include <sys/poll.h>
#include <sys/ioccom.h>
#include <vm/vm.h>
#include <vm/vm_param.h>
#include <vm/pmap.h>
#include <isa/rtc.h>
#include <machine/bus.h>
#include <machine/resource.h>
#include <machine/atomic.h>
#include <sys/conf.h>
#include <sys/rman.h>
#include <cam/cam.h>
#include <cam/cam_ccb.h>
#include <cam/cam_sim.h>
#include <cam/cam_xpt_sim.h>
#include <cam/cam_debug.h>
#include <cam/scsi/scsi_all.h>
#include <cam/scsi/scsi_message.h>
/*
**************************************************************************
** Define the OS version specific locks
**************************************************************************
*/
#if __FreeBSD_version >= 500005
#include <sys/selinfo.h>
#include <sys/mutex.h>
#include <dev/pci/pcivar.h>
#include <dev/pci/pcireg.h>
#define ARCMSR_LOCK_INIT(l, s) mtx_init(l, s,NULL, MTX_DEF|MTX_RECURSE)
#define ARCMSR_LOCK_ACQUIRE(l) mtx_lock(l)
#define ARCMSR_LOCK_RELEASE(l) mtx_unlock(l)
typedef struct mtx arcmsr_lock_t;
#else
#include <sys/select.h>
#include <pci/pcivar.h>
#include <pci/pcireg.h>
#define ARCMSR_LOCK_INIT(l, s) simple_lock_init(l)
#define ARCMSR_LOCK_ACQUIRE(l) simple_lock(l)
#define ARCMSR_LOCK_RELEASE(l) simple_unlock(l)
typedef struct simplelock arcmsr_lock_t;
#endif
#include <dev/arcmsr/arcmsr.h>
/*
**************************************************************************
** __FreeBSD_version 502010
**************************************************************************
*/
static VOID arcmsr_interrupt(VOID *arg);
static LONG arcmsr_probe(device_t dev);
static LONG arcmsr_attach(device_t dev);
static LONG arcmsr_detach(device_t dev);
static VOID arcmsr_shutdown(device_t dev);
#if 0
ULONG arcmsr_make_timespec(ULONG year,ULONG mon,ULONG day,ULONG hour,ULONG min,ULONG sec);
ULONG arcmsr_getcmos_time(VOID);
#endif
LONG arcmsr_queue_dpc(PACB pACB,DPCFUN dpcfun,VOID *arg);
LONG arcmsr_iop_ioctlcmd(PACB pACB,ULONG ioctl_cmd,caddr_t arg);
BOOLEAN arcmsr_seek_cmd2abort(union ccb * pabortccb);
BOOLEAN arcmsr_wait_msgint_ready(PACB pACB);
PSRB arcmsr_get_freesrb(PACB pACB);
VOID arcmsr_free_resource(PACB pACB);
VOID arcmsr_bus_reset(PACB pACB);
VOID arcmsr_stop_adapter_bgrb(PACB pACB);
VOID arcmsr_start_adapter_bgrb(PACB pACB);
VOID arcmsr_iop_init(PACB pACB);
VOID arcmsr_do_dpcQ(PACB pACB);
VOID arcmsr_flush_adapter_cache(PACB pACB);
VOID arcmsr_do_thread_works(VOID *arg);
VOID arcmsr_queue_wait2go_srb(PACB pACB,PSRB pSRB);
VOID arcmsr_post_wait2go_srb(PACB pACB);
VOID arcmsr_post_Qbuffer(PACB pACB);
VOID arcmsr_abort_allcmd(PACB pACB);
VOID arcmsr_srb_complete(PSRB pSRB);
VOID arcmsr_iop_reset(PACB pACB);
VOID arcmsr_report_SenseInfoBuffer(PSRB pSRB);
VOID arcmsr_build_srb(PSRB pSRB, bus_dma_segment_t *dm_segs, LONG nseg);
/*
*****************************************************************************************
** Character device switch table
**struct cdevsw {
** d_open_t *d_open;
** d_close_t *d_close;
** d_read_t *d_read;
** d_write_t *d_write;
** d_ioctl_t *d_ioctl;
** d_poll_t *d_poll;
** d_mmap_t *d_mmap;
** d_strategy_t *d_strategy;
** const char *d_name; "" base device name, e.g. 'vn'
** int d_maj;
** d_dump_t *d_dump;
** d_psize_t *d_psize;
** u_int d_flags;
** int d_bmaj;
** d_kqfilter_t *d_kqfilter; "" additions below are not binary compatible with 4.2 and below
**};
******************************************************************************************
*/
/*
**************************************************************************
** Insert a delay in micro-seconds and milli-seconds.
** static void MDELAY(LONG ms) { while (ms--) UDELAY(1000); }
**************************************************************************
*/
static VOID UDELAY(LONG us) { DELAY(us); }
/*
**************************************************************************
**
**************************************************************************
*/
static bus_dmamap_callback_t arcmsr_map_freesrb;
static bus_dmamap_callback_t arcmsr_executesrb;
/*
**************************************************************************
**
**************************************************************************
*/
static d_open_t arcmsr_open;
static d_close_t arcmsr_close;
static d_ioctl_t arcmsr_ioctl;
static device_method_t arcmsr_methods[]={
DEVMETHOD(device_probe, arcmsr_probe),
DEVMETHOD(device_attach, arcmsr_attach),
DEVMETHOD(device_detach, arcmsr_detach),
DEVMETHOD(device_shutdown, arcmsr_shutdown),
{ 0,0 }
};
static driver_t arcmsr_driver={
"arcmsr",arcmsr_methods,sizeof(struct _ACB)
};
static devclass_t arcmsr_devclass;
DRIVER_MODULE(arcmsr,pci,arcmsr_driver,arcmsr_devclass,0,0);
#if __FreeBSD_version >= 502010
static struct cdevsw arcmsr_cdevsw={
.d_version = D_VERSION,
.d_flags = D_NEEDGIANT,
.d_open = arcmsr_open, /* open */
.d_close = arcmsr_close, /* close */
.d_ioctl = arcmsr_ioctl, /* ioctl */
.d_name = "arcmsr", /* name */
};
#else
#define ARCMSR_CDEV_MAJOR 180
static struct cdevsw arcmsr_cdevsw = {
arcmsr_open, /* open */
arcmsr_close, /* close */
noread, /* read */
nowrite, /* write */
arcmsr_ioctl, /* ioctl */
nopoll, /* poll */
nommap, /* mmap */
nostrategy, /* strategy */
"arcmsr", /* name */
ARCMSR_CDEV_MAJOR, /* major */
nodump, /* dump */
nopsize, /* psize */
0 /* flags */
};
#endif
#if __FreeBSD_version < 500005
static int arcmsr_open(dev_t dev, int flags, int fmt, struct proc *proc)
#else
#if __FreeBSD_version < 503000
static int arcmsr_open(dev_t dev, int flags, int fmt, struct thread *proc)
#else
static int arcmsr_open(struct cdev *dev, int flags, int fmt, d_thread_t *proc)
#endif
#endif
{
#if __FreeBSD_version < 503000
PACB pACB=dev->si_drv1;
#else
int unit = minor(dev);
PACB pACB = devclass_get_softc(arcmsr_devclass, unit);
#endif
if(pACB==NULL)
{
return ENXIO;
}
/* Check to make sure the device isn't already open */
if (pACB->acb_flags & ACB_F_IOCTL_OPEN)
{
return EBUSY;
}
pACB->acb_flags |= ACB_F_IOCTL_OPEN;
return 0;
}
/*
**************************************************************************
**************************************************************************
*/
#if __FreeBSD_version < 500005
static int arcmsr_close(dev_t dev, int flags, int fmt, struct proc *proc)
#else
#if __FreeBSD_version < 503000
static int arcmsr_close(dev_t dev, int flags, int fmt, struct thread *proc)
#else
static int arcmsr_close(struct cdev *dev, int flags, int fmt, d_thread_t *proc)
#endif
#endif
{
#if __FreeBSD_version < 503000
PACB pACB=dev->si_drv1;
#else
int unit = minor(dev);
PACB pACB = devclass_get_softc(arcmsr_devclass, unit);
#endif
if(pACB==NULL)
{
return ENXIO;
}
pACB->acb_flags &= ~ACB_F_IOCTL_OPEN;
return 0;
}
/*
**************************************************************************
**ENOENT
**ENOIOCTL
**ENOMEM
**EINVAL
**************************************************************************
*/
#if __FreeBSD_version < 500005
static int arcmsr_ioctl(dev_t dev, u_long ioctl_cmd, caddr_t arg, int flags, struct proc *proc)
#else
#if __FreeBSD_version < 503000
static int arcmsr_ioctl(dev_t dev, u_long ioctl_cmd, caddr_t arg, int flags, struct thread *proc)
#else
static int arcmsr_ioctl(struct cdev *dev, u_long ioctl_cmd, caddr_t arg,int flags, d_thread_t *proc)
#endif
#endif
{
#if __FreeBSD_version < 503000
PACB pACB=dev->si_drv1;
#else
int unit = minor(dev);
PACB pACB = devclass_get_softc(arcmsr_devclass, unit);
#endif
if(pACB==NULL)
{
return ENXIO;
}
return(arcmsr_iop_ioctlcmd(pACB,ioctl_cmd,arg));
}
/*
**************************************************************************
**************************************************************************
*/
LONG arcmsr_queue_dpc(PACB pACB,DPCFUN dpcfun,VOID *arg)
{
ULONG s;
UCHAR index_pointer;
#if ARCMSR_DEBUG0
printf("arcmsr_queue_dpc................. \n");
#endif
s=splcam();
index_pointer=(pACB->dpcQ_tail + 1) % ARCMSR_MAX_DPC;
if(index_pointer==pACB->dpcQ_head)
{
splx(s);
printf("DPC Queue full!\n");
return -1;
}
pACB->dpcQ[pACB->dpcQ_tail].dpcfun=dpcfun;
pACB->dpcQ[pACB->dpcQ_tail].arg=arg;
pACB->dpcQ_tail=index_pointer;
/*
*********************************************************
*********************************************************
*/
wakeup(pACB->kthread_proc);
splx(s);
return 0;
}
/*
**************************************************************************
** arcmsr_do_dpcQ
** execute dpc routine by kernel thread
***************************************************************************
*/
VOID arcmsr_do_dpcQ(PACB pACB)
{
#if ARCMSR_DEBUG0
printf("arcmsr_do_dpcQ................. \n");
#endif
/*
******************************************
******************************************
*/
while (pACB->dpcQ_head!=pACB->dpcQ_tail)
{
ULONG s;
DPC dpc;
/* got a "dpc routine" */
s=splcam();
dpc=pACB->dpcQ[pACB->dpcQ_head];
pACB->dpcQ_head++;
pACB->dpcQ_head %=ARCMSR_MAX_DPC;
splx(s);
/* execute this "dpc routine" */
dpc.dpcfun(dpc.arg);
}
return;
}
#if 0
/*
**********************************************************************
** <second> bit 05,04,03,02,01,00: 0 - 59
** <minute> bit 11,10,09,08,07,06: 0 - 59
** <month> bit 15,14,13,12: 1 - 12
** <hour> bit 21,20,19,18,17,16: 0 - 59
** <day> bit 26,25,24,23,22: 1 - 31
** <year> bit 31,30,29,28,27: 0=2000,31=2031
**********************************************************************
*/
ULONG arcmsr_make_timespec(ULONG year,ULONG mon,ULONG day,ULONG hour,ULONG min,ULONG sec)
{
return((year<<27)|(day<<22)|(hour<<16)|(mon<<12)|(min<<6)|(sec));
}
/*
********************************************************************
********************************************************************
*/
ULONG arcmsr_getcmos_time(VOID)
{
ULONG year,mon,day,hour,min,sec;
#if ARCMSR_DEBUG0
printf("arcmsr_getcmos_time \n");
#endif
sec=bcd2bin(rtcin(RTC_SEC));
min=bcd2bin(rtcin(RTC_MIN));
hour=bcd2bin(rtcin(RTC_HRS));
day=bcd2bin(rtcin(RTC_DAY));
mon=bcd2bin(rtcin(RTC_MONTH));
year=bcd2bin(rtcin(RTC_YEAR));
if((year +=1900) < 1970)
year +=100;
return arcmsr_make_timespec(year,mon,day,hour,min,sec);
}
#endif
/*
*********************************************************************************
** Asynchronous notification handler.
*********************************************************************************
*/
static VOID arcmsr_async(VOID *cb_arg, ULONG code, struct cam_path *path, VOID *arg)
{
PACB pACB;
UCHAR target_id,target_lun;
struct cam_sim *sim;
ULONG s;
#if ARCMSR_DEBUG0
printf("arcmsr_async.......................................... \n");
#endif
s=splcam();
sim=(struct cam_sim *) cb_arg;
pACB =(PACB) cam_sim_softc(sim);
switch (code)
{
case AC_LOST_DEVICE:
target_id=xpt_path_target_id(path);
target_lun=xpt_path_lun_id(path);
if((target_id > ARCMSR_MAX_TARGETID) || (target_lun > ARCMSR_MAX_TARGETLUN))
{
break;
}
printf("%s:scsi id%d lun%d device lost \n",device_get_name(pACB->pci_dev),target_id,target_lun);
break;
default:
break;
}
splx(s);
}
/*
**************************************************************************
* arcmsr_do_thread_works
* execute programs schedule by kernel thread
* execute programs schedule by kernel thread
* :do background rebuilding
*
* tsleep(void *ident,int priority,const char *wmesg,int timo)
* tsleep()
* General sleep call. Suspends the current process until a wakeup is
* performed on the specified identifier. The process will then be made
* runnable with the specified priority. Sleeps at most timo/hz seconds
* (0 means no timeout). If pri includes PCATCH flag, signals are checked
* before and after sleeping, else signals are not checked. Returns 0 if
* awakened, EWOULDBLOCK if the timeout expires. If PCATCH is set and a
* signal needs to be delivered, ERESTART is returned if the current system
* call should be restarted if possible, and EINTR is returned if the system
* call should be interrupted by the signal (return EINTR).
*
* await(int priority, int timo)
* await() - wait for async condition to occur. The process blocks until
* wakeup() is called on the most recent asleep() address. If wakeup is called
* priority to await(), await() winds up being a NOP.
*
* If await() is called more then once (without an intervening asleep() call),
* await() is still effectively a NOP but it calls mi_switch() to give other
* processes some cpu before returning. The process is left runnable.
*
* <<<<<<<< EXPERIMENTAL, UNTESTED >>>>>>>>>>
* asleep(void *ident, int priority, const char *wmesg, int timo)
* asleep() - async sleep call. Place process on wait queue and return
* immediately without blocking. The process stays runnable until await()
* is called. If ident is NULL, remove process from wait queue if it is still
* on one.
*
* Only the most recent sleep condition is effective when making successive
* calls to asleep() or when calling tsleep().
*
* The timeout, if any, is not initiated until await() is called. The sleep
* priority, signal, and timeout is specified in the asleep() call but may be
* overriden in the await() call.
*
* <<<<<<<< EXPERIMENTAL, UNTESTED >>>>>>>>>>
* :do background rebuilding
***************************************************************************
*/
VOID arcmsr_do_thread_works(VOID *arg)
{
PACB pACB=(PACB) arg;
ARCMSR_LOCK_INIT(&pACB->arcmsr_kthread_lock, "arcmsr kthread lock");
#if ARCMSR_DEBUG0
printf("arcmsr_do_thread_works................. \n");
#endif
ARCMSR_LOCK_ACQUIRE(&pACB->arcmsr_kthread_lock);
while(1)
{
tsleep((caddr_t)pACB->kthread_proc, PRIBIO | PWAIT, "arcmsr", hz/4);/*.25 sec*/
/*
** if do_dpcQ_semaphore is signal
** do following works
*/
arcmsr_do_dpcQ(pACB); /*see if there were some dpc routine need to execute*/
if(pACB->acb_flags & ACB_F_STOP_THREAD)
{
ARCMSR_LOCK_RELEASE(&pACB->arcmsr_kthread_lock);
break;
}
}
kthread_exit(0);
return;
}
/*
************************************************************************
**
**
************************************************************************
*/
VOID arcmsr_flush_adapter_cache(PACB pACB)
{
#if ARCMSR_DEBUG0
printf("arcmsr_flush_adapter_cache..............\n");
#endif
CHIP_REG_WRITE32(&pACB->pmu->inbound_msgaddr0,ARCMSR_INBOUND_MESG0_FLUSH_CACHE);
return;
}
/*
**********************************************************************
**
**
**
**********************************************************************
*/
BOOLEAN arcmsr_wait_msgint_ready(PACB pACB)
{
ULONG Index;
UCHAR Retries=0x00;
do
{
for(Index=0; Index < 500000; Index++)
{
if(CHIP_REG_READ32(&pACB->pmu->outbound_intstatus) & ARCMSR_MU_OUTBOUND_MESSAGE0_INT)
{
CHIP_REG_WRITE32(&pACB->pmu->outbound_intstatus, ARCMSR_MU_OUTBOUND_MESSAGE0_INT);/*clear interrupt*/
return TRUE;
}
/* one us delay */
UDELAY(10);
}/*max 5 seconds*/
}while(Retries++ < 24);/*max 2 minutes*/
return FALSE;
}
/*
**********************************************************************
**
** Q back this SRB into ACB ArraySRB
**
**********************************************************************
*/
VOID arcmsr_srb_complete(PSRB pSRB)
{
ULONG s;
PACB pACB=pSRB->pACB;
union ccb *pccb=pSRB->pccb;
#if ARCMSR_DEBUG0
printf("arcmsr_srb_complete: pSRB=%p srb_doneindex=%x srb_startindex=%x\n",pSRB,pACB->srb_doneindex,pACB->srb_startindex);
#endif
if ((pccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE)
{
bus_dmasync_op_t op;
if ((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN)
{
op = BUS_DMASYNC_POSTREAD;
}
else
{
op = BUS_DMASYNC_POSTWRITE;
}
bus_dmamap_sync(pACB->buffer_dmat, pSRB->dmamap, op);
bus_dmamap_unload(pACB->buffer_dmat, pSRB->dmamap);
}
s=splcam();
atomic_subtract_int(&pACB->srboutstandingcount,1);
pSRB->startdone=ARCMSR_SRB_DONE;
pSRB->srb_flags=0;
pACB->psrbringQ[pACB->srb_doneindex]=pSRB;
pACB->srb_doneindex++;
pACB->srb_doneindex %= ARCMSR_MAX_FREESRB_NUM;
splx(s);
xpt_done(pccb);
return;
}
/*
**********************************************************************
** if scsi error do auto request sense
**********************************************************************
*/
VOID arcmsr_report_SenseInfoBuffer(PSRB pSRB)
{
union ccb *pccb=pSRB->pccb;
PSENSE_DATA psenseBuffer=(PSENSE_DATA)&pccb->csio.sense_data;
#if ARCMSR_DEBUG0
printf("arcmsr_report_SenseInfoBuffer...........\n");
#endif
pccb->ccb_h.status|=CAM_REQ_CMP;
if(psenseBuffer)
{
memset(psenseBuffer, 0, sizeof(pccb->csio.sense_data));
memcpy(psenseBuffer,pSRB->arcmsr_cdb.SenseData,get_min(sizeof(struct _SENSE_DATA),sizeof(pccb->csio.sense_data)));
psenseBuffer->ErrorCode=0x70;
psenseBuffer->Valid=1;
pccb->ccb_h.status|=CAM_AUTOSNS_VALID;
}
return;
}
/*
*********************************************************************
** to insert pSRB into tail of pACB wait exec srbQ
*********************************************************************
*/
VOID arcmsr_queue_wait2go_srb(PACB pACB,PSRB pSRB)
{
ULONG s;
LONG i=0;
#if ARCMSR_DEBUG0
printf("arcmsr_qtail_wait2go_srb:......................................... \n");
#endif
s=splcam();
while(1)
{
if(pACB->psrbwait2go[i]==NULL)
{
pACB->psrbwait2go[i]=pSRB;
atomic_add_int(&pACB->srbwait2gocount,1);
splx(s);
return;
}
i++;
i%=ARCMSR_MAX_OUTSTANDING_CMD;
}
return;
}
/*
*********************************************************************
**
*********************************************************************
*/
VOID arcmsr_abort_allcmd(PACB pACB)
{
CHIP_REG_WRITE32(&pACB->pmu->inbound_msgaddr0,ARCMSR_INBOUND_MESG0_ABORT_CMD);
return;
}
/*
****************************************************************************
** Routine Description: Reset 80331 iop.
** Arguments:
** Return Value: Nothing.
****************************************************************************
*/
VOID arcmsr_iop_reset(PACB pACB)
{
PSRB pSRB,pfreesrb;
ULONG intmask_org,mask;
LONG i=0;
#if ARCMSR_DEBUG0
printf("arcmsr_iop_reset: reset iop controller......................................\n");
#endif
if(pACB->srboutstandingcount!=0)
{
/* Q back all outstanding srb into wait exec psrb Q*/
#if ARCMSR_DEBUG0
printf("arcmsr_iop_reset: srboutstandingcount=%d ...\n",pACB->srboutstandingcount);
#endif
/* disable all outbound interrupt */
intmask_org=CHIP_REG_READ32(&pACB->pmu->outbound_intmask);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
/* talk to iop 331 outstanding command aborted*/
arcmsr_abort_allcmd(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_iop_reset: wait 'abort all outstanding command' timeout.................in \n");
}
/*clear all outbound posted Q*/
for(i=0;i<ARCMSR_MAX_OUTSTANDING_CMD;i++)
{
CHIP_REG_READ32(&pACB->pmu->outbound_queueport);
}
pfreesrb=pACB->pfreesrb;
for(i=0;i<ARCMSR_MAX_FREESRB_NUM;i++)
{
pSRB=&pfreesrb[i];
if(pSRB->startdone==ARCMSR_SRB_START)
{
pSRB->startdone=ARCMSR_SRB_ABORTED;
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
}
}
/* enable all outbound interrupt */
mask=~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org & mask);
atomic_set_int(&pACB->srboutstandingcount,0);
/* post abort all outstanding command message to RAID controller */
}
i=0;
while(pACB->srbwait2gocount > 0)
{
pSRB=pACB->psrbwait2go[i];
if(pSRB!=NULL)
{
#if ARCMSR_DEBUG0
printf("arcmsr_iop_reset:abort command... srbwait2gocount=%d ...\n",pACB->srbwait2gocount);
#endif
pACB->psrbwait2go[i]=NULL;
pSRB->startdone=ARCMSR_SRB_ABORTED;
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
atomic_subtract_int(&pACB->srbwait2gocount,1);
}
i++;
i%=ARCMSR_MAX_OUTSTANDING_CMD;
}
return;
}
/*
**********************************************************************
**
** PAGE_SIZE=4096 or 8192,PAGE_SHIFT=12
**********************************************************************
*/
VOID arcmsr_build_srb(PSRB pSRB, bus_dma_segment_t *dm_segs, LONG nseg)
{
PARCMSR_CDB pARCMSR_CDB=&pSRB->arcmsr_cdb;
PCHAR psge=(PCHAR)&pARCMSR_CDB->u;
ULONG address_lo,address_hi;
union ccb *pccb=pSRB->pccb;
struct ccb_scsiio *pcsio=&pccb->csio;
LONG arccdbsize=0x30;
#if ARCMSR_DEBUG0
printf("arcmsr_build_srb........................... \n");
#endif
memset(pARCMSR_CDB,0,sizeof(struct _ARCMSR_CDB));
pARCMSR_CDB->Bus=0;
pARCMSR_CDB->TargetID=pccb->ccb_h.target_id;
pARCMSR_CDB->LUN=pccb->ccb_h.target_lun;
pARCMSR_CDB->Function=1;
pARCMSR_CDB->CdbLength=(UCHAR)pcsio->cdb_len;
pARCMSR_CDB->Context=(CPT2INT)pARCMSR_CDB;
bcopy(pcsio->cdb_io.cdb_bytes, pARCMSR_CDB->Cdb, pcsio->cdb_len);
if(nseg != 0)
{
PACB pACB=pSRB->pACB;
bus_dmasync_op_t op;
LONG length,i,cdb_sgcount=0;
/* map stor port SG list to our iop SG List.*/
for(i=0;i<nseg;i++)
{
/* Get the physical address of the current data pointer */
length=(ULONG) dm_segs[i].ds_len;
address_lo=dma_addr_lo32(dm_segs[i].ds_addr);
address_hi=dma_addr_hi32(dm_segs[i].ds_addr);
if(address_hi==0)
{
PSG32ENTRY pdma_sg=(PSG32ENTRY)psge;
pdma_sg->address=address_lo;
pdma_sg->length=length;
psge += sizeof(SG32ENTRY);
arccdbsize += sizeof(SG32ENTRY);
}
else
{
LONG sg64s_size=0,tmplength=length;
#if ARCMSR_DEBUG0
printf("arcmsr_build_srb: !!!!!!!!!!!......address_hi=%x.... \n",address_hi);
#endif
while(1)
{
LONG64 span4G,length0;
PSG64ENTRY pdma_sg=(PSG64ENTRY)psge;
span4G=(LONG64)address_lo + tmplength;
pdma_sg->addresshigh=address_hi;
pdma_sg->address=address_lo;
if(span4G > 0x100000000)
{
/*see if cross 4G boundary*/
length0=0x100000000-address_lo;
pdma_sg->length=(ULONG)length0|IS_SG64_ADDR;
address_hi=address_hi+1;
address_lo=0;
tmplength=tmplength-(LONG)length0;
sg64s_size += sizeof(SG64ENTRY);
psge += sizeof(SG64ENTRY);
cdb_sgcount++;
}
else
{
pdma_sg->length=tmplength|IS_SG64_ADDR;
sg64s_size += sizeof(SG64ENTRY);
psge += sizeof(SG64ENTRY);
break;
}
}
arccdbsize += sg64s_size;
}
cdb_sgcount++;
}
pARCMSR_CDB->sgcount=(UCHAR)cdb_sgcount;
pARCMSR_CDB->DataLength=pcsio->dxfer_len;
if( arccdbsize > 256)
{
pARCMSR_CDB->Flags|=ARCMSR_CDB_FLAG_SGL_BSIZE;
}
if((pccb->ccb_h.flags & CAM_DIR_MASK) == CAM_DIR_IN)
{
op=BUS_DMASYNC_PREREAD;
}
else
{
op=BUS_DMASYNC_PREWRITE;
pARCMSR_CDB->Flags|=ARCMSR_CDB_FLAG_WRITE;
pSRB->srb_flags|=SRB_FLAG_WRITE;
}
bus_dmamap_sync(pACB->buffer_dmat, pSRB->dmamap, op);
}
#if ARCMSR_DEBUG0
printf("arcmsr_build_srb: pSRB=%p cmd=%x xferlength=%d arccdbsize=%d sgcount=%d\n",pSRB,pcsio->cdb_io.cdb_bytes[0],pARCMSR_CDB->DataLength,arccdbsize,pARCMSR_CDB->sgcount);
#endif
return;
}
/*
**************************************************************************
**
** arcmsr_post_srb - Send a protocol specific ARC send postcard to a AIOC .
** handle: Handle of registered ARC protocol driver
** adapter_id: AIOC unique identifier(integer)
** pPOSTCARD_SEND: Pointer to ARC send postcard
**
** This routine posts a ARC send postcard to the request post FIFO of a
** specific ARC adapter.
**
**************************************************************************
*/
static VOID arcmsr_post_srb(PACB pACB,PSRB pSRB)
{
ULONG cdb_shifted_phyaddr=(ULONG) pSRB->cdb_shifted_phyaddr;
PARCMSR_CDB pARCMSR_CDB=(PARCMSR_CDB)&pSRB->arcmsr_cdb;
#if ARCMSR_DEBUG0
printf("arcmsr_post_srb: pSRB=%p cdb_shifted_phyaddr=%x\n",pSRB,cdb_shifted_phyaddr);
#endif
atomic_add_int(&pACB->srboutstandingcount,1);
pSRB->startdone=ARCMSR_SRB_START;
if(pARCMSR_CDB->Flags & ARCMSR_CDB_FLAG_SGL_BSIZE)
{
CHIP_REG_WRITE32(&pACB->pmu->inbound_queueport,cdb_shifted_phyaddr|ARCMSR_SRBPOST_FLAG_SGL_BSIZE);
}
else
{
CHIP_REG_WRITE32(&pACB->pmu->inbound_queueport,cdb_shifted_phyaddr);
}
return;
}
/*
**************************************************************************
**
**
**************************************************************************
*/
VOID arcmsr_post_wait2go_srb(PACB pACB)
{
ULONG s;
PSRB pSRB;
LONG i=0;
#if ARCMSR_DEBUG0
printf("arcmsr_post_wait2go_srb:srbwait2gocount=%d srboutstandingcount=%d\n",pACB->srbwait2gocount,pACB->srboutstandingcount);
#endif
s=splcam();
while((pACB->srbwait2gocount > 0) && (pACB->srboutstandingcount < ARCMSR_MAX_OUTSTANDING_CMD))
{
pSRB=pACB->psrbwait2go[i];
if(pSRB!=NULL)
{
pACB->psrbwait2go[i]=NULL;
arcmsr_post_srb(pACB,pSRB);
atomic_subtract_int(&pACB->srbwait2gocount,1);
}
i++;
i%=ARCMSR_MAX_OUTSTANDING_CMD;
}
splx(s);
return;
}
/*
**********************************************************************
** Function: arcmsr_post_Qbuffer
** Output:
**********************************************************************
*/
VOID arcmsr_post_Qbuffer(PACB pACB)
{
ULONG s;
PUCHAR pQbuffer;
PQBUFFER pwbuffer=(PQBUFFER)&pACB->pmu->ioctl_wbuffer;
PUCHAR iop_data=(PUCHAR)pwbuffer->data;
LONG allxfer_len=0;
s=splcam();
while((pACB->wqbuf_firstindex!=pACB->wqbuf_lastindex) && (allxfer_len<124))
{
pQbuffer=&pACB->wqbuffer[pACB->wqbuf_firstindex];
memcpy(iop_data,pQbuffer,1);
pACB->wqbuf_firstindex++;
pACB->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER; /*if last index number set it to 0 */
iop_data++;
allxfer_len++;
}
pwbuffer->data_len=allxfer_len;
/*
** push inbound doorbell and wait reply at hwinterrupt routine for next Qbuffer post
*/
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell,ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK);
splx(s);
return;
}
/*
************************************************************************
**
**
************************************************************************
*/
VOID arcmsr_stop_adapter_bgrb(PACB pACB)
{
#if ARCMSR_DEBUG0
printf("arcmsr_stop_adapter_bgrb..............\n");
#endif
pACB->acb_flags |= ACB_F_MSG_STOP_BGRB;
pACB->acb_flags &= ~ACB_F_MSG_START_BGRB;
CHIP_REG_WRITE32(&pACB->pmu->inbound_msgaddr0,ARCMSR_INBOUND_MESG0_STOP_BGRB);
return;
}
/*
************************************************************************
**
**
************************************************************************
*/
static VOID arcmsr_poll(struct cam_sim * psim)
{
arcmsr_interrupt(cam_sim_softc(psim));
return;
}
/*
**********************************************************************
** Function: arcmsr_interrupt
** Output: VOID
** CAM Status field values
**typedef enum {
** CAM_REQ_INPROG, CCB request is in progress
** CAM_REQ_CMP, CCB request completed without error
** CAM_REQ_ABORTED, CCB request aborted by the host
** CAM_UA_ABORT, Unable to abort CCB request
** CAM_REQ_CMP_ERR, CCB request completed with an error
** CAM_BUSY, CAM subsytem is busy
** CAM_REQ_INVALID, CCB request was invalid
** CAM_PATH_INVALID, Supplied Path ID is invalid
** CAM_DEV_NOT_THERE, SCSI Device Not Installed/there
** CAM_UA_TERMIO, Unable to terminate I/O CCB request
** CAM_SEL_TIMEOUT, Target Selection Timeout
** CAM_CMD_TIMEOUT, Command timeout
** CAM_SCSI_STATUS_ERROR, SCSI error, look at error code in CCB
** CAM_MSG_REJECT_REC, Message Reject Received
** CAM_SCSI_BUS_RESET, SCSI Bus Reset Sent/Received
** CAM_UNCOR_PARITY, Uncorrectable parity error occurred
** CAM_AUTOSENSE_FAIL=0x10, Autosense: request sense cmd fail
** CAM_NO_HBA, No HBA Detected error
** CAM_DATA_RUN_ERR, Data Overrun error
** CAM_UNEXP_BUSFREE, Unexpected Bus Free
** CAM_SEQUENCE_FAIL, Target Bus Phase Sequence Failure
** CAM_CCB_LEN_ERR, CCB length supplied is inadequate
** CAM_PROVIDE_FAIL, Unable to provide requested capability
** CAM_BDR_SENT, A SCSI BDR msg was sent to target
** CAM_REQ_TERMIO, CCB request terminated by the host
** CAM_UNREC_HBA_ERROR, Unrecoverable Host Bus Adapter Error
** CAM_REQ_TOO_BIG, The request was too large for this host
** CAM_REQUEUE_REQ,
** * This request should be requeued to preserve
** * transaction ordering. This typically occurs
** * when the SIM recognizes an error that should
** * freeze the queue and must place additional
** * requests for the target at the sim level
** * back into the XPT queue.
**
** CAM_IDE=0x33, Initiator Detected Error
** CAM_RESRC_UNAVAIL, Resource Unavailable
** CAM_UNACKED_EVENT, Unacknowledged Event by Host
** CAM_MESSAGE_RECV, Message Received in Host Target Mode
** CAM_INVALID_CDB, Invalid CDB received in Host Target Mode
** CAM_LUN_INVALID, Lun supplied is invalid
** CAM_TID_INVALID, Target ID supplied is invalid
** CAM_FUNC_NOTAVAIL, The requested function is not available
** CAM_NO_NEXUS, Nexus is not established
** CAM_IID_INVALID, The initiator ID is invalid
** CAM_CDB_RECVD, The SCSI CDB has been received
** CAM_LUN_ALRDY_ENA, The LUN is already eanbeld for target mode
** CAM_SCSI_BUSY, SCSI Bus Busy
**
** CAM_DEV_QFRZN=0x40, The DEV queue is frozen w/this err
**
** Autosense data valid for target
** CAM_AUTOSNS_VALID=0x80,
** CAM_RELEASE_SIMQ=0x100, SIM ready to take more commands
** CAM_SIM_QUEUED =0x200, SIM has this command in it's queue
**
** CAM_STATUS_MASK=0x3F, Mask bits for just the status #
**
** Target Specific Adjunct Status
** CAM_SENT_SENSE=0x40000000 sent sense with status
**} cam_status;
**********************************************************************
*/
static VOID arcmsr_interrupt(VOID *arg)
{
PACB pACB=(PACB)arg;
PSRB pSRB;
ULONG flagpsrb,outbound_intstatus,outbound_doorbell;
#if ARCMSR_DEBUG0
printf("arcmsr_interrupt..............\n");
#endif
/*
*********************************************
** check outbound intstatus 檢察有無郵差按門鈴
*********************************************
*/
outbound_intstatus=CHIP_REG_READ32(&pACB->pmu->outbound_intstatus) & pACB->outbound_int_enable;
CHIP_REG_WRITE32(&pACB->pmu->outbound_intstatus, outbound_intstatus);/*clear interrupt*/
if(outbound_intstatus & ARCMSR_MU_OUTBOUND_DOORBELL_INT)
{
#if ARCMSR_DEBUG0
printf("arcmsr_interrupt:..........ARCMSR_MU_OUTBOUND_DOORBELL_INT\n");
#endif
/*
*********************************************
** DOORBELL 叮噹! 是否有郵件要簽收
*********************************************
*/
outbound_doorbell=CHIP_REG_READ32(&pACB->pmu->outbound_doorbell);
CHIP_REG_WRITE32(&pACB->pmu->outbound_doorbell,outbound_doorbell);/*clear interrupt */
if(outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK)
{
PQBUFFER prbuffer=(PQBUFFER)&pACB->pmu->ioctl_rbuffer;
PUCHAR iop_data=(PUCHAR)prbuffer->data;
PUCHAR pQbuffer;
LONG my_empty_len,iop_len,rqbuf_firstindex,rqbuf_lastindex;
ULONG s;
/*check this iop data if overflow my rqbuffer*/
s=splcam();
rqbuf_lastindex=pACB->rqbuf_lastindex;
rqbuf_firstindex=pACB->rqbuf_firstindex;
iop_len=prbuffer->data_len;
my_empty_len=(rqbuf_firstindex-rqbuf_lastindex-1)&(ARCMSR_MAX_QBUFFER-1);
if(my_empty_len>=iop_len)
{
while(iop_len > 0)
{
pQbuffer=&pACB->rqbuffer[pACB->rqbuf_lastindex];
memcpy(pQbuffer,iop_data,1);
pACB->rqbuf_lastindex++;
pACB->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;/*if last index number set it to 0 */
iop_data++;
iop_len--;
}
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);/*signature, let IOP331 know data has been readed */
}
else
{
pACB->acb_flags|=ACB_F_IOPDATA_OVERFLOW;
}
splx(s);
}
if(outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_READ_OK)
{
ULONG s;
/*
*********************************************
** 看看是否還有郵件要順道寄出
*********************************************
*/
s=splcam();
if(pACB->wqbuf_firstindex!=pACB->wqbuf_lastindex)
{
PUCHAR pQbuffer;
PQBUFFER pwbuffer=(PQBUFFER)&pACB->pmu->ioctl_wbuffer;
PUCHAR iop_data=(PUCHAR)pwbuffer->data;
LONG allxfer_len=0;
while((pACB->wqbuf_firstindex!=pACB->wqbuf_lastindex) && (allxfer_len<124))
{
pQbuffer=&pACB->wqbuffer[pACB->wqbuf_firstindex];
memcpy(iop_data,pQbuffer,1);
pACB->wqbuf_firstindex++;
pACB->wqbuf_firstindex %= ARCMSR_MAX_QBUFFER; /*if last index number set it to 0 */
iop_data++;
allxfer_len++;
}
pwbuffer->data_len=allxfer_len;
/*
** push inbound doorbell tell iop driver data write ok and wait reply on next hwinterrupt for next Qbuffer post
*/
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell,ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK);
}
else
{
pACB->acb_flags |= ACB_F_IOCTL_WQBUFFER_CLEARED;
}
splx(s);
}
}
if(outbound_intstatus & ARCMSR_MU_OUTBOUND_POSTQUEUE_INT)
{
/*
*****************************************************************************
** areca cdb command done
*****************************************************************************
*/
while(1)
{
if((flagpsrb=CHIP_REG_READ32(&pACB->pmu->outbound_queueport)) == 0xFFFFFFFF)
{
break;/*chip FIFO no srb for completion already*/
}
/* check if command done with no error*/
pSRB=(PSRB)(CINT2P)(pACB->vir2phy_offset+(flagpsrb << 5));/*frame must be 32 bytes aligned*/
if((pSRB->pACB!=pACB) || (pSRB->startdone!=ARCMSR_SRB_START))
{
if(pSRB->startdone==ARCMSR_SRB_ABORTED)
{
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
break;
}
printf("arcmsr_interrupt:got an illegal srb command done ...pACB=%p pSRB=%p srboutstandingcount=%d .....\n",pACB,pSRB,pACB->srboutstandingcount);
break;
}
if((flagpsrb & ARCMSR_SRBREPLY_FLAG_ERROR)==0)
{
pSRB->pccb->ccb_h.status=CAM_REQ_CMP;
arcmsr_srb_complete(pSRB);
}
else
{
switch(pSRB->arcmsr_cdb.DeviceStatus)
{
case ARCMSR_DEV_SELECT_TIMEOUT:
{
#if ARCMSR_DEBUG0
printf("pSRB=%p ......ARCMSR_DEV_SELECT_TIMEOUT\n",pSRB);
#endif
pSRB->pccb->ccb_h.status=CAM_SEL_TIMEOUT;
arcmsr_srb_complete(pSRB);
}
break;
case ARCMSR_DEV_ABORTED:
{
#if ARCMSR_DEBUG0
printf("pSRB=%p ......ARCMSR_DEV_ABORTED\n",pSRB);
#endif
pSRB->pccb->ccb_h.status=CAM_DEV_NOT_THERE;
arcmsr_srb_complete(pSRB);
}
break;
case ARCMSR_DEV_INIT_FAIL:
{
#if ARCMSR_DEBUG0
printf("pSRB=%p .....ARCMSR_DEV_INIT_FAIL\n",pSRB);
#endif
pSRB->pccb->ccb_h.status=CAM_DEV_NOT_THERE;
arcmsr_srb_complete(pSRB);
}
break;
case SCSISTAT_CHECK_CONDITION:
{
#if ARCMSR_DEBUG0
printf("pSRB=%p .....SCSISTAT_CHECK_CONDITION\n",pSRB);
#endif
arcmsr_report_SenseInfoBuffer(pSRB);
arcmsr_srb_complete(pSRB);
}
break;
default:
/* error occur Q all error srb to errorsrbpending Q*/
printf("arcmsr_interrupt:command error done ......but got unknow DeviceStatus=%x....\n",pSRB->arcmsr_cdb.DeviceStatus);
pSRB->pccb->ccb_h.status=CAM_UNCOR_PARITY;/*unknow error or crc error just for retry*/
arcmsr_srb_complete(pSRB);
break;
}
}
} /*drain reply FIFO*/
}
if(pACB->srbwait2gocount != 0)
{
arcmsr_post_wait2go_srb(pACB);/*try to post all pending srb*/
}
return;
}
/*
***********************************************************************
**
**int copyin __P((const void *udaddr, void *kaddr, size_t len));
**int copyout __P((const void *kaddr, void *udaddr, size_t len));
**
**ENOENT "" No such file or directory ""
**ENOIOCTL "" ioctl not handled by this layer ""
**ENOMEM "" Cannot allocate memory ""
**EINVAL "" Invalid argument ""
************************************************************************
*/
LONG arcmsr_iop_ioctlcmd(PACB pACB,ULONG ioctl_cmd,caddr_t arg)
{
PCMD_IO_CONTROL pccbioctl=(PCMD_IO_CONTROL) arg;
#if ARCMSR_DEBUG0
printf("arcmsr_iop_ioctlcmd................. \n");
#endif
if(memcmp(pccbioctl->Signature,"ARCMSR",6)!=0)
{
return EINVAL;
}
switch(ioctl_cmd)
{
case ARCMSR_IOCTL_READ_RQBUFFER:
{
ULONG s;
PCMD_IOCTL_FIELD pccbioctlfld=(PCMD_IOCTL_FIELD)arg;
PUCHAR pQbuffer,ptmpQbuffer=pccbioctlfld->ioctldatabuffer;
LONG allxfer_len=0;
s=splcam();
while((pACB->rqbuf_firstindex!=pACB->rqbuf_lastindex) && (allxfer_len<1031))
{
/*copy READ QBUFFER to srb*/
pQbuffer=&pACB->rqbuffer[pACB->rqbuf_firstindex];
memcpy(ptmpQbuffer,pQbuffer,1);
pACB->rqbuf_firstindex++;
pACB->rqbuf_firstindex %= ARCMSR_MAX_QBUFFER; /*if last index number set it to 0 */
ptmpQbuffer++;
allxfer_len++;
}
if(pACB->acb_flags & ACB_F_IOPDATA_OVERFLOW)
{
PQBUFFER prbuffer=(PQBUFFER)&pACB->pmu->ioctl_rbuffer;
PUCHAR pQbuffer;
PUCHAR iop_data=(PUCHAR)prbuffer->data;
LONG iop_len;
pACB->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
iop_len=(LONG)prbuffer->data_len;
/*this iop data does no chance to make me overflow again here, so just do it*/
while(iop_len>0)
{
pQbuffer=&pACB->rqbuffer[pACB->rqbuf_lastindex];
memcpy(pQbuffer,iop_data,1);
pACB->rqbuf_lastindex++;
pACB->rqbuf_lastindex %= ARCMSR_MAX_QBUFFER;/*if last index number set it to 0 */
iop_data++;
iop_len--;
}
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);/*signature, let IOP331 know data has been readed */
}
pccbioctl->Length=allxfer_len;
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
splx(s);
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_WRITE_WQBUFFER:
{
ULONG s;
PCMD_IOCTL_FIELD pccbioctlfld=(PCMD_IOCTL_FIELD)arg;
LONG my_empty_len,user_len,wqbuf_firstindex,wqbuf_lastindex;
PUCHAR pQbuffer,ptmpuserbuffer=pccbioctlfld->ioctldatabuffer;
s=splcam();
user_len=pccbioctl->Length;
/*check if data xfer length of this request will overflow my array qbuffer */
wqbuf_lastindex=pACB->wqbuf_lastindex;
wqbuf_firstindex=pACB->wqbuf_firstindex;
my_empty_len=(wqbuf_firstindex-wqbuf_lastindex-1)&(ARCMSR_MAX_QBUFFER-1);
if(my_empty_len>=user_len)
{
while(user_len>0)
{
/*copy srb data to wqbuffer*/
pQbuffer=&pACB->wqbuffer[pACB->wqbuf_lastindex];
memcpy(pQbuffer,ptmpuserbuffer,1);
pACB->wqbuf_lastindex++;
pACB->wqbuf_lastindex %= ARCMSR_MAX_QBUFFER;/*if last index number set it to 0 */
ptmpuserbuffer++;
user_len--;
}
/*post fist Qbuffer*/
if(pACB->acb_flags & ACB_F_IOCTL_WQBUFFER_CLEARED)
{
pACB->acb_flags &=~ACB_F_IOCTL_WQBUFFER_CLEARED;
arcmsr_post_Qbuffer(pACB);
}
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
}
else
{
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_ERROR;
}
splx(s);
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_CLEAR_RQBUFFER:
{
ULONG s;
PUCHAR pQbuffer=pACB->rqbuffer;
s=splcam();
if(pACB->acb_flags & ACB_F_IOPDATA_OVERFLOW)
{
pACB->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);/*signature, let IOP331 know data has been readed */
}
pACB->acb_flags |= ACB_F_IOCTL_RQBUFFER_CLEARED;
pACB->rqbuf_firstindex=0;
pACB->rqbuf_lastindex=0;
memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
splx(s);
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_CLEAR_WQBUFFER:
{
ULONG s;
PUCHAR pQbuffer=pACB->wqbuffer;
s=splcam();
if(pACB->acb_flags & ACB_F_IOPDATA_OVERFLOW)
{
pACB->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);/*signature, let IOP331 know data has been readed */
}
pACB->acb_flags |= ACB_F_IOCTL_WQBUFFER_CLEARED;
pACB->wqbuf_firstindex=0;
pACB->wqbuf_lastindex=0;
memset(pQbuffer, 0, ARCMSR_MAX_QBUFFER);
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
splx(s);
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_CLEAR_ALLQBUFFER:
{
ULONG s;
PUCHAR pQbuffer;
s=splcam();
if(pACB->acb_flags & ACB_F_IOPDATA_OVERFLOW)
{
pACB->acb_flags &= ~ACB_F_IOPDATA_OVERFLOW;
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell, ARCMSR_INBOUND_DRIVER_DATA_READ_OK);/*signature, let IOP331 know data has been readed */
}
pACB->acb_flags |= (ACB_F_IOCTL_WQBUFFER_CLEARED|ACB_F_IOCTL_RQBUFFER_CLEARED);
pACB->rqbuf_firstindex=0;
pACB->rqbuf_lastindex=0;
pACB->wqbuf_firstindex=0;
pACB->wqbuf_lastindex=0;
pQbuffer=pACB->rqbuffer;
memset(pQbuffer, 0, sizeof(struct _QBUFFER));
pQbuffer=pACB->wqbuffer;
memset(pQbuffer, 0, sizeof(struct _QBUFFER));
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
splx(s);
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_RETURN_CODE_3F:
{
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_3F;
return ARC_IOCTL_SUCCESS;
}
break;
case ARCMSR_IOCTL_SAY_HELLO:
{
PCMD_IOCTL_FIELD pccbioctlfld=(PCMD_IOCTL_FIELD)arg;
PCHAR hello_string="Hello! I am ARCMSR";
PCHAR puserbuffer=(PUCHAR)pccbioctlfld->ioctldatabuffer;
if(memcpy(puserbuffer,hello_string,(SHORT)strlen(hello_string)))
{
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_ERROR;
return ENOIOCTL;
}
pccbioctl->ReturnCode=ARCMSR_IOCTL_RETURNCODE_OK;
return ARC_IOCTL_SUCCESS;
}
break;
}
return EINVAL;
}
/*
**************************************************************************
**
**************************************************************************
*/
PSRB arcmsr_get_freesrb(PACB pACB)
{
PSRB pSRB=NULL;
ULONG s;
LONG srb_startindex,srb_doneindex;
#if ARCMSR_DEBUG0
printf("arcmsr_get_freesrb: srb_startindex=%d srb_doneindex=%d\n",pACB->srb_startindex,pACB->srb_doneindex);
#endif
s=splcam();
srb_doneindex=pACB->srb_doneindex;
srb_startindex=pACB->srb_startindex;
pSRB=pACB->psrbringQ[srb_startindex];
srb_startindex++;
srb_startindex %= ARCMSR_MAX_FREESRB_NUM;
if(srb_doneindex!=srb_startindex)
{
pACB->srb_startindex=srb_startindex;
}
else
{
pSRB=NULL;
}
splx(s);
return(pSRB);
}
/*
*********************************************************************
**
**
**
*********************************************************************
*/
static VOID arcmsr_executesrb(VOID *arg,bus_dma_segment_t *dm_segs,LONG nseg,LONG error)
{
PSRB pSRB=(PSRB)arg;
PACB pACB;
union ccb *pccb;
#if ARCMSR_DEBUG0
printf("arcmsr_executesrb........................................ \n" );
#endif
pccb=pSRB->pccb;
pACB=(PACB)pSRB->pACB;
if(error != 0)
{
if(error != EFBIG)
{
printf("arcmsr_executesrb:%d Unexepected error %x returned from " "bus_dmamap_load\n",pACB->pci_unit,error);
}
if(pccb->ccb_h.status == CAM_REQ_INPROG)
{
xpt_freeze_devq(pccb->ccb_h.path,/*count*/1);
pccb->ccb_h.status=CAM_REQ_TOO_BIG|CAM_DEV_QFRZN;
}
xpt_done(pccb);
return;
}
arcmsr_build_srb(pSRB,dm_segs,nseg);
if((pccb->ccb_h.status & CAM_STATUS_MASK) != CAM_REQ_INPROG)
{
if(nseg != 0)
{
bus_dmamap_unload(pACB->buffer_dmat,pSRB->dmamap);
}
xpt_done(pccb);
return;
}
pccb->ccb_h.status |= CAM_SIM_QUEUED;
if(pACB->srboutstandingcount < ARCMSR_MAX_OUTSTANDING_CMD)
{
/*
******************************************************************
** and we can make sure there were no pending srb in this duration
******************************************************************
*/
arcmsr_post_srb(pACB,pSRB);
}
else
{
/*
******************************************************************
** Q of srbwaitexec will be post out when any outstanding command complete
******************************************************************
*/
arcmsr_queue_wait2go_srb(pACB,pSRB);
}
return;
}
/*
*****************************************************************************************
**
*****************************************************************************************
*/
BOOLEAN arcmsr_seek_cmd2abort(union ccb * pabortccb)
{
PSRB pSRB,pfreesrb;
PACB pACB=(PACB) pabortccb->ccb_h.arcmsr_ccbacb_ptr;
ULONG s,intmask_org,mask;
LONG i=0;
#if ARCMSR_DEBUG0
printf("arcmsr_seek_cmd2abort.................. \n");
#endif
s=splcam();
/*
** It is the upper layer do abort command this lock just prior to calling us.
** First determine if we currently own this command.
** Start by searching the device queue. If not found
** at all,and the system wanted us to just abort the
** command return success.
*/
if(pACB->srboutstandingcount!=0)
{
/* Q back all outstanding srb into wait exec psrb Q*/
pfreesrb=pACB->pfreesrb;
for(i=0;i<ARCMSR_MAX_FREESRB_NUM;i++)
{
pSRB=&pfreesrb[i];
if(pSRB->startdone==ARCMSR_SRB_START)
{
if(pSRB->pccb==pabortccb)
{
/* disable all outbound interrupt */
intmask_org=CHIP_REG_READ32(&pACB->pmu->outbound_intmask);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
/* talk to iop 331 outstanding command aborted*/
arcmsr_abort_allcmd(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_seek_cmd2abort: wait 'abort all outstanding command' timeout.................in \n");
}
/*clear all outbound posted Q*/
for(i=0;i<ARCMSR_MAX_OUTSTANDING_CMD;i++)
{
CHIP_REG_READ32(&pACB->pmu->outbound_queueport);
}
pfreesrb=pACB->pfreesrb;
for(i=0;i<ARCMSR_MAX_FREESRB_NUM;i++)
{
pSRB=&pfreesrb[i];
if(pSRB->startdone==ARCMSR_SRB_START)
{
pSRB->startdone=ARCMSR_SRB_ABORTED;
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
}
}
/* enable all outbound interrupt */
mask=~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org & mask);
splx(s);
return(TRUE);
}
}
}
}
/*
** seek this command at our command list
** if command found then remove,abort it and free this SRB
*/
if(pACB->srbwait2gocount!=0)
{
for(i=0;i<ARCMSR_MAX_OUTSTANDING_CMD;i++)
{
pSRB=pACB->psrbwait2go[i];
if(pSRB!=NULL)
{
if(pSRB->pccb==pabortccb)
{
pACB->psrbwait2go[i]=NULL;
pSRB->startdone=ARCMSR_SRB_ABORTED;
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
atomic_subtract_int(&pACB->srbwait2gocount,1);
splx(s);
return(TRUE);
}
}
}
}
splx(s);
return (FALSE);
}
/*
****************************************************************************
**
****************************************************************************
*/
VOID arcmsr_bus_reset(PACB pACB)
{
#if ARCMSR_DEBUG0
printf("arcmsr_bus_reset.......................... \n");
#endif
arcmsr_iop_reset(pACB);
return;
}
/*
*********************************************************************
**
** CAM Status field values
**typedef enum {
** CAM_REQ_INPROG, CCB request is in progress
** CAM_REQ_CMP, CCB request completed without error
** CAM_REQ_ABORTED, CCB request aborted by the host
** CAM_UA_ABORT, Unable to abort CCB request
** CAM_REQ_CMP_ERR, CCB request completed with an error
** CAM_BUSY, CAM subsytem is busy
** CAM_REQ_INVALID, CCB request was invalid
** CAM_PATH_INVALID, Supplied Path ID is invalid
** CAM_DEV_NOT_THERE, SCSI Device Not Installed/there
** CAM_UA_TERMIO, Unable to terminate I/O CCB request
** CAM_SEL_TIMEOUT, Target Selection Timeout
** CAM_CMD_TIMEOUT, Command timeout
** CAM_SCSI_STATUS_ERROR, SCSI error, look at error code in CCB
** CAM_MSG_REJECT_REC, Message Reject Received
** CAM_SCSI_BUS_RESET, SCSI Bus Reset Sent/Received
** CAM_UNCOR_PARITY, Uncorrectable parity error occurred
** CAM_AUTOSENSE_FAIL=0x10, Autosense: request sense cmd fail
** CAM_NO_HBA, No HBA Detected error
** CAM_DATA_RUN_ERR, Data Overrun error
** CAM_UNEXP_BUSFREE, Unexpected Bus Free
** CAM_SEQUENCE_FAIL, Target Bus Phase Sequence Failure
** CAM_CCB_LEN_ERR, CCB length supplied is inadequate
** CAM_PROVIDE_FAIL, Unable to provide requested capability
** CAM_BDR_SENT, A SCSI BDR msg was sent to target
** CAM_REQ_TERMIO, CCB request terminated by the host
** CAM_UNREC_HBA_ERROR, Unrecoverable Host Bus Adapter Error
** CAM_REQ_TOO_BIG, The request was too large for this host
** CAM_REQUEUE_REQ,
** * This request should be requeued to preserve
** * transaction ordering. This typically occurs
** * when the SIM recognizes an error that should
** * freeze the queue and must place additional
** * requests for the target at the sim level
** * back into the XPT queue.
**
** CAM_IDE=0x33, Initiator Detected Error
** CAM_RESRC_UNAVAIL, Resource Unavailable
** CAM_UNACKED_EVENT, Unacknowledged Event by Host
** CAM_MESSAGE_RECV, Message Received in Host Target Mode
** CAM_INVALID_CDB, Invalid CDB received in Host Target Mode
** CAM_LUN_INVALID, Lun supplied is invalid
** CAM_TID_INVALID, Target ID supplied is invalid
** CAM_FUNC_NOTAVAIL, The requested function is not available
** CAM_NO_NEXUS, Nexus is not established
** CAM_IID_INVALID, The initiator ID is invalid
** CAM_CDB_RECVD, The SCSI CDB has been received
** CAM_LUN_ALRDY_ENA, The LUN is already eanbeld for target mode
** CAM_SCSI_BUSY, SCSI Bus Busy
**
** CAM_DEV_QFRZN=0x40, The DEV queue is frozen w/this err
**
** Autosense data valid for target
** CAM_AUTOSNS_VALID=0x80,
** CAM_RELEASE_SIMQ=0x100, SIM ready to take more commands
** CAM_SIM_QUEUED =0x200, SIM has this command in it's queue
**
** CAM_STATUS_MASK=0x3F, Mask bits for just the status #
**
** Target Specific Adjunct Status
** CAM_SENT_SENSE=0x40000000 sent sense with status
**} cam_status;
**
**union ccb {
** struct ccb_hdr ccb_h; For convenience
** struct ccb_scsiio csio;
** struct ccb_getdev cgd;
** struct ccb_getdevlist cgdl;
** struct ccb_pathinq cpi;
** struct ccb_relsim crs;
** struct ccb_setasync csa;
** struct ccb_setdev csd;
** struct ccb_pathstats cpis;
** struct ccb_getdevstats cgds;
** struct ccb_dev_match cdm;
** struct ccb_trans_settings cts;
** struct ccb_calc_geometry ccg;
** struct ccb_abort cab;
** struct ccb_resetbus crb;
** struct ccb_resetdev crd;
** struct ccb_termio tio;
** struct ccb_accept_tio atio;
** struct ccb_scsiio ctio;
** struct ccb_en_lun cel;
** struct ccb_immed_notify cin;
** struct ccb_notify_ack cna;
** struct ccb_eng_inq cei;
** struct ccb_eng_exec cee;
** struct ccb_rescan crcn;
** struct ccb_debug cdbg;
** }
**
**struct ccb_hdr {
** cam_pinfo pinfo; "" Info for priority scheduling
** camq_entry xpt_links; "" For chaining in the XPT layer
** camq_entry sim_links; "" For chaining in the SIM layer
** camq_entry periph_links; "" For chaining in the type driver
** u_int32_t retry_count;
** void (*cbfcnp)(struct cam_periph *, union ccb *);"" Callback on completion function
** xpt_opcode func_code; "" XPT function code
** u_int32_t status; "" Status returned by CAM subsystem
** struct cam_path *path; "" Compiled path for this ccb
** path_id_t path_id; "" Path ID for the request
** target_id_t target_id; "" Target device ID
** lun_id_t target_lun; "" Target LUN number
** u_int32_t flags;
** ccb_ppriv_area periph_priv;
** ccb_spriv_area sim_priv;
** u_int32_t timeout; "" Timeout value
** struct callout_handle timeout_ch; "" Callout handle used for timeouts
**};
**
**typedef union {
** u_int8_t *cdb_ptr; "" Pointer to the CDB bytes to send
** u_int8_t cdb_bytes[IOCDBLEN]; "" Area for the CDB send
**} cdb_t;
**
** SCSI I/O Request CCB used for the XPT_SCSI_IO and XPT_CONT_TARGET_IO
** function codes.
**
**struct ccb_scsiio {
** struct ccb_hdr ccb_h;
** union ccb *next_ccb; "" Ptr for next CCB for action
** u_int8_t *req_map; "" Ptr to mapping info
** u_int8_t *data_ptr; "" Ptr to the data buf/SG list
** u_int32_t dxfer_len; "" Data transfer length
** struct scsi_sense_data sense_data; "" Autosense storage
** u_int8_t sense_len; "" Number of bytes to autosense
** u_int8_t cdb_len; "" Number of bytes for the CDB
** u_int16_t sglist_cnt; "" Number of SG list entries
** u_int8_t scsi_status; "" Returned SCSI status
** u_int8_t sense_resid; "" Autosense resid length: 2's comp
** u_int32_t resid; "" Transfer residual length: 2's comp
** cdb_t cdb_io; "" Union for CDB bytes/pointer
** u_int8_t *msg_ptr; "" Pointer to the message buffer
** u_int16_t msg_len; "" Number of bytes for the Message
** u_int8_t tag_action; "" What to do for tag queueing
**#define CAM_TAG_ACTION_NONE 0x00 "" The tag action should be either the define below (to send a non-tagged transaction) or one of the defined scsi tag messages from scsi_message.h.
** u_int tag_id; "" tag id from initator (target mode)
** u_int init_id; "" initiator id of who selected
**}
*********************************************************************
*/
static VOID arcmsr_action(struct cam_sim * psim,union ccb * pccb)
{
PACB pACB;
#if ARCMSR_DEBUG0
printf("arcmsr_action ..................................\n" );
#endif
pACB=(PACB) cam_sim_softc(psim);
if(pACB==NULL)
{
pccb->ccb_h.status=CAM_REQ_INVALID;
xpt_done(pccb);
return;
}
switch (pccb->ccb_h.func_code)
{
case XPT_SCSI_IO:
{
PSRB pSRB;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_SCSI_IO......................\n" );
#endif
if((pSRB=arcmsr_get_freesrb(pACB)) == NULL)
{
pccb->ccb_h.status=CAM_RESRC_UNAVAIL;
xpt_done(pccb);
return;
}
pccb->ccb_h.arcmsr_ccbsrb_ptr=pSRB;
pccb->ccb_h.arcmsr_ccbacb_ptr=pACB;
pSRB->pccb=pccb;
if((pccb->ccb_h.flags & CAM_DIR_MASK) != CAM_DIR_NONE)
{
if((pccb->ccb_h.flags & CAM_SCATTER_VALID) == 0)
{
if((pccb->ccb_h.flags & CAM_DATA_PHYS) == 0)
{
LONG error,s;
s=splsoftvm();
error = bus_dmamap_load(pACB->buffer_dmat,pSRB->dmamap,pccb->csio.data_ptr,pccb->csio.dxfer_len,arcmsr_executesrb,pSRB,/*flags*/0);
if(error == EINPROGRESS)
{
xpt_freeze_simq(pACB->psim,1);
pccb->ccb_h.status |= CAM_RELEASE_SIMQ;
}
splx(s);
}
else
{
panic("arcmsr: CAM_DATA_PHYS not supported");
}
}
else
{
struct bus_dma_segment *segs;
if((pccb->ccb_h.flags & CAM_SG_LIST_PHYS) == 0 || (pccb->ccb_h.flags & CAM_DATA_PHYS) != 0)
{
pccb->ccb_h.status=CAM_PROVIDE_FAIL;
xpt_done(pccb);
free(pSRB,M_DEVBUF);
return;
}
segs=(struct bus_dma_segment *)pccb->csio.data_ptr;
arcmsr_executesrb(pSRB,segs,pccb->csio.sglist_cnt,0);
}
}
else
{
arcmsr_executesrb(pSRB,NULL,0,0);
}
break;
}
case XPT_TARGET_IO:
{
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_TARGET_IO\n" );
#endif
/*
** target mode not yet support vendor specific commands.
*/
pccb->ccb_h.status=CAM_REQ_CMP;
xpt_done(pccb);
break;
}
case XPT_PATH_INQ:
{
struct ccb_pathinq *cpi=&pccb->cpi;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_PATH_INQ\n" );
#endif
cpi->version_num=1;
cpi->hba_inquiry=PI_SDTR_ABLE | PI_TAG_ABLE;
cpi->target_sprt=0;
cpi->hba_misc=0;
cpi->hba_eng_cnt=0;
cpi->max_target=ARCMSR_MAX_TARGETID;
cpi->max_lun=ARCMSR_MAX_TARGETLUN; /* 7 or 0 */
cpi->initiator_id=ARCMSR_SCSI_INITIATOR_ID;
cpi->bus_id=cam_sim_bus(psim);
strncpy(cpi->sim_vid,"FreeBSD",SIM_IDLEN);
strncpy(cpi->hba_vid,"ARCMSR",HBA_IDLEN);
strncpy(cpi->dev_name,cam_sim_name(psim),DEV_IDLEN);
cpi->unit_number=cam_sim_unit(psim);
cpi->ccb_h.status=CAM_REQ_CMP;
xpt_done(pccb);
break;
}
case XPT_ABORT:
{
union ccb *pabort_ccb;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_ABORT\n" );
#endif
pabort_ccb=pccb->cab.abort_ccb;
switch (pabort_ccb->ccb_h.func_code)
{
case XPT_ACCEPT_TARGET_IO:
case XPT_IMMED_NOTIFY:
case XPT_CONT_TARGET_IO:
if(arcmsr_seek_cmd2abort(pabort_ccb)==TRUE)
{
pabort_ccb->ccb_h.status=CAM_REQ_ABORTED;
xpt_done(pabort_ccb);
pccb->ccb_h.status=CAM_REQ_CMP;
}
else
{
xpt_print_path(pabort_ccb->ccb_h.path);
printf("Not found\n");
pccb->ccb_h.status=CAM_PATH_INVALID;
}
break;
case XPT_SCSI_IO:
pccb->ccb_h.status=CAM_UA_ABORT;
break;
default:
pccb->ccb_h.status=CAM_REQ_INVALID;
break;
}
xpt_done(pccb);
break;
}
case XPT_RESET_BUS:
case XPT_RESET_DEV:
{
LONG i;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_RESET_BUS\n" );
#endif
arcmsr_bus_reset(pACB);
for (i=0; i < 500; i++)
{
DELAY(1000);
}
pccb->ccb_h.status=CAM_REQ_CMP;
xpt_done(pccb);
break;
}
case XPT_TERM_IO:
{
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_TERM_IO\n" );
#endif
pccb->ccb_h.status=CAM_REQ_INVALID;
xpt_done(pccb);
break;
}
case XPT_GET_TRAN_SETTINGS:
{
struct ccb_trans_settings *cts;
ULONG s;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_GET_TRAN_SETTINGS\n" );
#endif
cts=&pccb->cts;
s=splcam();
cts->flags=(CCB_TRANS_DISC_ENB | CCB_TRANS_TAG_ENB);
cts->sync_period=3;
cts->sync_offset=32;
cts->bus_width=MSG_EXT_WDTR_BUS_16_BIT;
cts->valid=CCB_TRANS_SYNC_RATE_VALID | CCB_TRANS_SYNC_OFFSET_VALID | CCB_TRANS_BUS_WIDTH_VALID | CCB_TRANS_DISC_VALID | CCB_TRANS_TQ_VALID;
splx(s);
pccb->ccb_h.status=CAM_REQ_CMP;
xpt_done(pccb);
break;
}
case XPT_SET_TRAN_SETTINGS:
{
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_SET_TRAN_SETTINGS\n" );
#endif
pccb->ccb_h.status = CAM_FUNC_NOTAVAIL;
xpt_done(pccb);
break;
}
case XPT_CALC_GEOMETRY:
{
struct ccb_calc_geometry *ccg;
ULONG size_mb;
ULONG secs_per_cylinder;
#if ARCMSR_DEBUG0
printf("arcmsr_action: XPT_CALC_GEOMETRY\n" );
#endif
ccg=&pccb->ccg;
size_mb=ccg->volume_size/((1024L * 1024L)/ccg->block_size);
if(size_mb > 1024 )
{
ccg->heads=255;
ccg->secs_per_track=63;
}
else
{
ccg->heads=64;
ccg->secs_per_track=32;
}
secs_per_cylinder=ccg->heads * ccg->secs_per_track;
ccg->cylinders=ccg->volume_size / secs_per_cylinder;
pccb->ccb_h.status=CAM_REQ_CMP;
xpt_done(pccb);
break;
}
default:
#if ARCMSR_DEBUG0
printf("arcmsr_action: invalid XPT function CAM_REQ_INVALID\n" );
#endif
pccb->ccb_h.status=CAM_REQ_INVALID;
xpt_done(pccb);
break;
}
return;
}
/*
**********************************************************************
**
** start background rebulid
**
**********************************************************************
*/
VOID arcmsr_start_adapter_bgrb(PACB pACB)
{
#if ARCMSR_DEBUG0
printf("arcmsr_start_adapter_bgrb.................................. \n");
#endif
pACB->acb_flags |= ACB_F_MSG_START_BGRB;
pACB->acb_flags &= ~ACB_F_MSG_STOP_BGRB;
CHIP_REG_WRITE32(&pACB->pmu->inbound_msgaddr0,ARCMSR_INBOUND_MESG0_START_BGRB);
return;
}
/*
**********************************************************************
**
** start background rebulid
**
**********************************************************************
*/
VOID arcmsr_iop_init(PACB pACB)
{
ULONG intmask_org,mask,outbound_doorbell,firmware_state=0;
#if ARCMSR_DEBUG0
printf("arcmsr_iop_init.................................. \n");
#endif
do
{
firmware_state=CHIP_REG_READ32(&pACB->pmu->outbound_msgaddr1);
}while((firmware_state & ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK)==0);
/* disable all outbound interrupt */
intmask_org=CHIP_REG_READ32(&pACB->pmu->outbound_intmask);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE);
/*start background rebuild*/
arcmsr_start_adapter_bgrb(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_HwInitialize: wait 'start adapter background rebulid' timeout................. \n");
}
/* clear Qbuffer if door bell ringed */
outbound_doorbell=CHIP_REG_READ32(&pACB->pmu->outbound_doorbell);
if(outbound_doorbell & ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK)
{
CHIP_REG_WRITE32(&pACB->pmu->outbound_doorbell,outbound_doorbell);/*clear interrupt */
CHIP_REG_WRITE32(&pACB->pmu->inbound_doorbell,ARCMSR_INBOUND_DRIVER_DATA_READ_OK);
}
/* enable outbound Post Queue,outbound message0,outbell doorbell Interrupt */
mask=~(ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE|ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE|ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,intmask_org & mask);
pACB->outbound_int_enable = ~(intmask_org & mask) & 0x000000ff;
pACB->acb_flags |=ACB_F_IOP_INITED;
return;
}
/*
**********************************************************************
**
** map freesrb
**
**********************************************************************
*/
static void arcmsr_map_freesrb(void *arg, bus_dma_segment_t *segs, int nseg, int error)
{
PACB pACB=arg;
PSRB psrb_tmp,pfreesrb;
ULONG cdb_phyaddr;
LONG i;
pfreesrb=(PSRB)pACB->uncacheptr;
cdb_phyaddr=segs->ds_addr; /* We suppose bus_addr_t high part always 0 here*/
if(((CPT2INT)pACB->uncacheptr & 0x1F)!=0)
{
pfreesrb=pfreesrb+(0x20-((CPT2INT)pfreesrb & 0x1F));
cdb_phyaddr=cdb_phyaddr+(0x20-((CPT2INT)cdb_phyaddr & 0x1F));
}
/*
********************************************************************
** here we need to tell iop 331 our freesrb.HighPart
** if freesrb.HighPart is not zero
********************************************************************
*/
for(i=0;i<ARCMSR_MAX_FREESRB_NUM;i++)
{
psrb_tmp=&pfreesrb[i];
if(((CPT2INT)psrb_tmp & 0x1F)==0) /*srb address must 32 (0x20) boundary*/
{
if(bus_dmamap_create(pACB->buffer_dmat, /*flags*/0, &psrb_tmp->dmamap)!=0)
{
pACB->acb_flags |= ACB_F_MAPFREESRB_FAILD;
printf(" arcmsr_map_freesrb: (pSRB->dmamap) bus_dmamap_create ..............error\n");
return;
}
psrb_tmp->cdb_shifted_phyaddr=cdb_phyaddr >> 5;
psrb_tmp->pACB=pACB;
pACB->psrbringQ[i]=psrb_tmp;
cdb_phyaddr=cdb_phyaddr+sizeof(struct _SRB);
}
else
{
pACB->acb_flags |= ACB_F_MAPFREESRB_FAILD;
printf(" arcmsr_map_freesrb:pfreesrb=%p i=%d this srb cross 32 bytes boundary ignored ......psrb_tmp=%p \n",pfreesrb,i,psrb_tmp);
return;
}
}
pACB->pfreesrb=pfreesrb;
pACB->vir2phy_offset=(CPT2INT)psrb_tmp-(cdb_phyaddr-sizeof(struct _SRB));
return;
}
/*
************************************************************************
**
**
************************************************************************
*/
VOID arcmsr_free_resource(PACB pACB)
{
/* remove the control device */
if (pACB->ioctl_dev != NULL)
{
destroy_dev(pACB->ioctl_dev);
}
bus_dmamap_unload(pACB->srb_dmat, pACB->srb_dmamap);
bus_dmamap_destroy(pACB->srb_dmat, pACB->srb_dmamap);
bus_dma_tag_destroy(pACB->srb_dmat);
bus_dma_tag_destroy(pACB->buffer_dmat);
bus_dma_tag_destroy(pACB->parent_dmat);
return;
}
/*
************************************************************************
** PCI config header registers for all devices
**
** #define PCIR_COMMAND 0x04
** #define PCIM_CMD_PORTEN 0x0001
** #define PCIM_CMD_MEMEN 0x0002
** #define PCIM_CMD_BUSMASTEREN 0x0004
** #define PCIM_CMD_MWRICEN 0x0010
** #define PCIM_CMD_PERRESPEN 0x0040
**
** Function : arcmsr_initialize
** Purpose : initialize the internal structures for a given SCSI host
** Inputs : host - pointer to this host adapter's structure
** Preconditions : when this function is called,the chip_type
** field of the pACB structure MUST have been set.
**
** 10h Base Address register #0
** 14h Base Address register #1
** 18h Base Address register #2
** 1Ch Base Address register #3
** 20h Base Address register #4
** 24h Base Address register #5
************************************************************************
*/
static LONG arcmsr_initialize(device_t dev)
{
PACB pACB=device_get_softc(dev);
LONG rid=PCI_BASE_ADDR0;
vm_offset_t mem_base;
USHORT pci_command;
#if ARCMSR_DEBUG0
printf("arcmsr_initialize..............................\n");
#endif
#if __FreeBSD_version >= 502010
if (bus_dma_tag_create( /*parent*/NULL,
/*alignemnt*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/BUS_SPACE_MAXSIZE_32BIT,
/*nsegments*/BUS_SPACE_UNRESTRICTED,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/0,
/*lockfunc*/NULL,
/*lockarg*/NULL,
&pACB->parent_dmat) != 0)
#else
if (bus_dma_tag_create( /*parent*/NULL,
/*alignemnt*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/BUS_SPACE_MAXSIZE_32BIT,
/*nsegments*/BUS_SPACE_UNRESTRICTED,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/0,
&pACB->parent_dmat) != 0)
#endif
{
printf("arcmsr_initialize: bus_dma_tag_create .......................failure!\n");
return ENOMEM;
}
/* Create a single tag describing a region large enough to hold all of the s/g lists we will need. */
#if __FreeBSD_version >= 502010
if(bus_dma_tag_create( /*parent_dmat*/pACB->parent_dmat,
/*alignment*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/MAXBSIZE,
/*nsegments*/ARCMSR_MAX_SG_ENTRIES,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/BUS_DMA_ALLOCNOW,
/*lockfunc*/busdma_lock_mutex,
/*lockarg*/&Giant,
&pACB->buffer_dmat) != 0)
#else
if(bus_dma_tag_create( /*parent_dmat*/pACB->parent_dmat,
/*alignment*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/MAXBSIZE,
/*nsegments*/ARCMSR_MAX_SG_ENTRIES,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/BUS_DMA_ALLOCNOW,
&pACB->buffer_dmat) != 0)
#endif
{
bus_dma_tag_destroy(pACB->parent_dmat);
printf("arcmsr_initialize: bus_dma_tag_create ............................failure!\n");
return ENOMEM;
}
/* DMA tag for our srb structures.... Allocate the pfreesrb memory */
#if __FreeBSD_version >= 502010
if (bus_dma_tag_create( /*parent_dmat*/pACB->parent_dmat,
/*alignment*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR_32BIT,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/((sizeof(struct _SRB) * ARCMSR_MAX_FREESRB_NUM)+0x20),
/*nsegments*/1,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/0,
/*lockfunc*/NULL,
/*lockarg*/NULL,
&pACB->srb_dmat) != 0)
#else
if (bus_dma_tag_create( /*parent_dmat*/pACB->parent_dmat,
/*alignment*/1,
/*boundary*/0,
/*lowaddr*/BUS_SPACE_MAXADDR_32BIT,
/*highaddr*/BUS_SPACE_MAXADDR,
/*filter*/NULL,
/*filterarg*/NULL,
/*maxsize*/((sizeof(struct _SRB) * ARCMSR_MAX_FREESRB_NUM)+0x20),
/*nsegments*/1,
/*maxsegsz*/BUS_SPACE_MAXSIZE_32BIT,
/*flags*/0,
&pACB->srb_dmat) != 0)
#endif
{
bus_dma_tag_destroy(pACB->buffer_dmat);
bus_dma_tag_destroy(pACB->parent_dmat);
printf("arcmsr_initialize: pACB->srb_dmat bus_dma_tag_create .....................failure!\n");
return ENXIO;
}
/* Allocation for our srbs */
if (bus_dmamem_alloc(pACB->srb_dmat, (void **)&pACB->uncacheptr, BUS_DMA_WAITOK | BUS_DMA_COHERENT, &pACB->srb_dmamap) != 0)
{
bus_dma_tag_destroy(pACB->srb_dmat);
bus_dma_tag_destroy(pACB->buffer_dmat);
bus_dma_tag_destroy(pACB->parent_dmat);
printf("arcmsr_initialize: pACB->srb_dmat bus_dma_tag_create ...............failure!\n");
return ENXIO;
}
/* And permanently map them */
if(bus_dmamap_load(pACB->srb_dmat, pACB->srb_dmamap,pACB->uncacheptr,(sizeof(struct _SRB) * ARCMSR_MAX_FREESRB_NUM)+0x20,arcmsr_map_freesrb, pACB, /*flags*/0))
{
bus_dma_tag_destroy(pACB->srb_dmat);
bus_dma_tag_destroy(pACB->buffer_dmat);
bus_dma_tag_destroy(pACB->parent_dmat);
printf("arcmsr_initialize: bus_dmamap_load................... failure!\n");
return ENXIO;
}
pci_command=pci_read_config(dev,PCIR_COMMAND,2);
pci_command |= PCIM_CMD_BUSMASTEREN;
pci_command |= PCIM_CMD_PERRESPEN;
pci_command |= PCIM_CMD_MWRICEN;
/* Enable Busmaster/Mem */
pci_command |= PCIM_CMD_MEMEN;
pci_write_config(dev,PCIR_COMMAND,pci_command,2);
pACB->sys_res_arcmsr=bus_alloc_resource(dev,SYS_RES_MEMORY,&rid,0,~0,0x1000,RF_ACTIVE);
if(pACB->sys_res_arcmsr == NULL)
{
arcmsr_free_resource(pACB);
printf("arcmsr_initialize: bus_alloc_resource .....................failure!\n");
return ENOMEM;
}
if(rman_get_start(pACB->sys_res_arcmsr) <= 0)
{
arcmsr_free_resource(pACB);
printf("arcmsr_initialize: rman_get_start ...........................failure!\n");
return ENXIO;
}
mem_base=(vm_offset_t) rman_get_virtual(pACB->sys_res_arcmsr);
if(mem_base==0)
{
arcmsr_free_resource(pACB);
printf("arcmsr_initialize: rman_get_virtual ..........................failure!\n");
return ENXIO;
}
if(pACB->acb_flags & ACB_F_MAPFREESRB_FAILD)
{
arcmsr_free_resource(pACB);
printf("arcmsr_initialize: arman_get_virtual ..........................failure!\n");
return ENXIO;
}
pACB->btag=rman_get_bustag(pACB->sys_res_arcmsr);
pACB->bhandle=rman_get_bushandle(pACB->sys_res_arcmsr);
pACB->pmu=(PMU)mem_base;
pACB->acb_flags |= (ACB_F_IOCTL_WQBUFFER_CLEARED|ACB_F_IOCTL_RQBUFFER_CLEARED);
pACB->acb_flags &= ~ACB_F_SCSISTOPADAPTER;
arcmsr_iop_init(pACB);
return(0);
}
/*
************************************************************************
**
** attach and init a host adapter
**
************************************************************************
*/
static LONG arcmsr_attach(device_t dev)
{
PACB pACB=device_get_softc(dev);
LONG unit=device_get_unit(dev);
struct ccb_setasync csa;
struct cam_devq *devq; /* Device Queue to use for this SIM */
struct resource *irqres;
int rid;
#if ARCMSR_DEBUG0
printf("arcmsr_attach .............................\n" );
#endif
if(arcmsr_initialize(dev))
{
printf("arcmsr_attach: arcmsr_initialize failure!\n");
return ENXIO;
}
/* After setting up the adapter,map our interrupt */
rid=0;
irqres=bus_alloc_resource(dev,SYS_RES_IRQ,&rid,0,~0,1,RF_SHAREABLE | RF_ACTIVE);
if(irqres == NULL || bus_setup_intr(dev,irqres,INTR_TYPE_CAM,arcmsr_interrupt,pACB,&pACB->ih))
{
arcmsr_free_resource(pACB);
printf("arcmsr%d: unable to register interrupt handler!\n",unit);
return ENXIO;
}
pACB->irqres=irqres;
pACB->pci_dev=dev;
pACB->pci_unit=unit;
/*
* Now let the CAM generic SCSI layer find the SCSI devices on
* the bus * start queue to reset to the idle loop. *
* Create device queue of SIM(s) * (MAX_START_JOB - 1) :
* max_sim_transactions
*/
devq=cam_simq_alloc(ARCMSR_MAX_START_JOB);
if(devq == NULL)
{
arcmsr_free_resource(pACB);
bus_release_resource(dev, SYS_RES_IRQ, 0, pACB->irqres);
printf("arcmsr_attach: cam_simq_alloc failure!\n");
return ENXIO;
}
pACB->psim=cam_sim_alloc(arcmsr_action,arcmsr_poll,"arcmsr",pACB,pACB->pci_unit,1,ARCMSR_MAX_OUTSTANDING_CMD,devq);
if(pACB->psim == NULL)
{
arcmsr_free_resource(pACB);
bus_release_resource(dev, SYS_RES_IRQ, 0, pACB->irqres);
cam_simq_free(devq);
printf("arcmsr_attach: cam_sim_alloc ..................failure!\n");
return ENXIO;
}
if(xpt_bus_register(pACB->psim,0) != CAM_SUCCESS)
{
arcmsr_free_resource(pACB);
bus_release_resource(dev, SYS_RES_IRQ, 0, pACB->irqres);
cam_sim_free(pACB->psim,/*free_devq*/TRUE);
printf("arcmsr_attach: xpt_bus_register .......................failure!\n");
return ENXIO;
}
if(xpt_create_path(&pACB->ppath,/* periph */ NULL,cam_sim_path(pACB->psim),CAM_TARGET_WILDCARD,CAM_LUN_WILDCARD) != CAM_REQ_CMP)
{
arcmsr_free_resource(pACB);
bus_release_resource(dev, SYS_RES_IRQ, 0, pACB->irqres);
xpt_bus_deregister(cam_sim_path(pACB->psim));
cam_sim_free(pACB->psim,/* free_simq */ TRUE);
printf("arcmsr_attach: xpt_create_path .....................failure!\n");
return ENXIO;
}
/*
****************************************************
*/
xpt_setup_ccb(&csa.ccb_h,pACB->ppath,/*priority*/5);
csa.ccb_h.func_code=XPT_SASYNC_CB;
csa.event_enable=AC_FOUND_DEVICE|AC_LOST_DEVICE;
csa.callback=arcmsr_async;
csa.callback_arg=pACB->psim;
xpt_action((union ccb *)&csa);
/* Create the control device. */
pACB->ioctl_dev=make_dev(&arcmsr_cdevsw, unit, UID_ROOT, GID_WHEEL /* GID_OPERATOR */, S_IRUSR | S_IWUSR, "arcmsr%d", unit);
#if __FreeBSD_version < 503000
pACB->ioctl_dev->si_drv1=pACB;
#endif
#if __FreeBSD_version > 500005
(void)make_dev_alias(pACB->ioctl_dev, "arc%d", unit);
#endif
#if 0
#if __FreeBSD_version > 500005
if(kthread_create(arcmsr_do_thread_works, pACB, &pACB->kthread_proc,0,"arcmsr%d: kthread",pACB->pci_unit))
{
device_printf(pACB->pci_dev,"cannot create kernel thread for this host adapetr\n");
xpt_bus_deregister(cam_sim_path(pACB->psim));
cam_sim_free(pACB->psim,/* free_simq */ TRUE);
panic("arcmsr plunge kernel thread fail");
}
#else
if(kthread_create(arcmsr_do_thread_works, pACB, &pACB->kthread_proc,"arcmsr%d: kthread", pACB->pci_unit))
{
device_printf(pACB->pci_dev,"cannot create kernel thread for this host adapetr\n");
xpt_bus_deregister(cam_sim_path(pACB->psim));
cam_sim_free(pACB->psim,/* free_simq */ TRUE);
panic("arcmsr plunge kernel thread fail");
}
#endif
#endif
return 0;
}
/*
************************************************************************
**
**
**
************************************************************************
*/
static LONG arcmsr_probe(device_t dev)
{
ULONG id;
#if ARCMSR_DEBUG0
printf("arcmsr_probe................. \n");
#endif
switch(id=pci_get_devid(dev))
{
case PCIDevVenIDARC1110:
device_set_desc(dev,"ARECA ARC1110 PCI-X 4 PORTS SATA RAID CONTROLLER \n" ARCMSR_DRIVER_VERSION );
return 0;
case PCIDevVenIDARC1120:
device_set_desc(dev,"ARECA ARC1120 PCI-X 8 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1130:
device_set_desc(dev,"ARECA ARC1130 PCI-X 12 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1160:
device_set_desc(dev,"ARECA ARC1160 PCI-X 16 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1210:
device_set_desc(dev,"ARECA ARC1210 PCI-EXPRESS 4 PORTS SATA RAID CONTROLLER \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1220:
device_set_desc(dev,"ARECA ARC1220 PCI-EXPRESS 8 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1230:
device_set_desc(dev,"ARECA ARC1230 PCI-EXPRESS 12 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
case PCIDevVenIDARC1260:
device_set_desc(dev,"ARECA ARC1260 PCI-EXPRESS 16 PORTS SATA RAID CONTROLLER (RAID6-ENGINE Inside) \n" ARCMSR_DRIVER_VERSION);
return 0;
}
return ENXIO;
}
/*
************************************************************************
**
**
**
************************************************************************
*/
static VOID arcmsr_shutdown(device_t dev)
{
LONG i,abort_cmd_cnt=0;
ULONG s,intmask_org;
PSRB pSRB;
PACB pACB=device_get_softc(dev);
#if ARCMSR_DEBUG0
printf("arcmsr_shutdown................. \n");
#endif
s=splcam();
/* disable all outbound interrupt */
intmask_org=CHIP_REG_READ32(&pACB->pmu->outbound_intmask);
CHIP_REG_WRITE32(&pACB->pmu->outbound_intmask,(intmask_org|ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE));
/* stop adapter background rebuild */
arcmsr_stop_adapter_bgrb(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_pcidev_disattach: wait 'stop adapter rebulid' timeout.... \n");
}
arcmsr_flush_adapter_cache(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_pcidev_disattach: wait 'flush adapter cache' timeout.... \n");
}
/* abort all outstanding command */
pACB->acb_flags |= ACB_F_SCSISTOPADAPTER;
pACB->acb_flags &= ~ACB_F_IOP_INITED;
if(pACB->srboutstandingcount!=0)
{
PSRB pfreesrb;
#if ARCMSR_DEBUG0
printf("arcmsr_pcidev_disattach: .....pACB->srboutstandingcount!=0 \n");
#endif
/* Q back all outstanding srb into wait exec psrb Q*/
pfreesrb=pACB->pfreesrb;
for(i=0;i<ARCMSR_MAX_FREESRB_NUM;i++)
{
pSRB=&pfreesrb[i];
if(pSRB->startdone==ARCMSR_SRB_START)
{
pSRB->srb_flags|=SRB_FLAG_MASTER_ABORTED;
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
abort_cmd_cnt++;
}
}
if(abort_cmd_cnt!=0)
{
#if ARCMSR_DEBUG0
printf("arcmsr_pcidev_disattach: .....abort_cmd_cnt!=0 \n");
#endif
arcmsr_abort_allcmd(pACB);
if(arcmsr_wait_msgint_ready(pACB)!=TRUE)
{
printf("arcmsr_pcidev_disattach: wait 'abort all outstanding command' timeout.................in \n");
}
}
atomic_set_int(&pACB->srboutstandingcount,0);
}
if(pACB->srbwait2gocount!=0)
{ /*remove first wait2go srb and abort it*/
for(i=0;i<ARCMSR_MAX_OUTSTANDING_CMD;i++)
{
pSRB=pACB->psrbwait2go[i];
if(pSRB!=NULL)
{
pACB->psrbwait2go[i]=NULL;
atomic_subtract_int(&pACB->srbwait2gocount,1);
pSRB->pccb->ccb_h.status=CAM_REQ_ABORTED;
arcmsr_srb_complete(pSRB);
}
}
}
splx(s);
#if 0
pACB->acb_flags |= ACB_F_STOP_THREAD;
wakeup(pACB->kthread_proc);/* signal to kernel thread do_dpcQ: "stop thread" */
#endif
return;
}
/*
************************************************************************
**
**
**
************************************************************************
*/
static LONG arcmsr_detach(device_t dev)
{
PACB pACB=device_get_softc(dev);
arcmsr_shutdown(dev);
arcmsr_free_resource(pACB);
bus_release_resource(dev, SYS_RES_MEMORY, PCI_BASE_ADDR0, pACB->sys_res_arcmsr);
bus_teardown_intr(dev, pACB->irqres, pACB->ih);
bus_release_resource(dev, SYS_RES_IRQ, 0, pACB->irqres);
xpt_async(AC_LOST_DEVICE, pACB->ppath, NULL);
xpt_free_path(pACB->ppath);
xpt_bus_deregister(cam_sim_path(pACB->psim));
cam_sim_free(pACB->psim, TRUE);
return (0);
}
|