summaryrefslogtreecommitdiffstats
path: root/sys/contrib/octeon-sdk/cvmx-ilk-defs.h
blob: 2d0b496249cfbd12ac58240042586b649ce15bd5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
/***********************license start***************
 * Copyright (c) 2003-2012  Cavium Inc. (support@cavium.com). All rights
 * reserved.
 *
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are
 * met:
 *
 *   * Redistributions of source code must retain the above copyright
 *     notice, this list of conditions and the following disclaimer.
 *
 *   * Redistributions in binary form must reproduce the above
 *     copyright notice, this list of conditions and the following
 *     disclaimer in the documentation and/or other materials provided
 *     with the distribution.

 *   * Neither the name of Cavium Inc. nor the names of
 *     its contributors may be used to endorse or promote products
 *     derived from this software without specific prior written
 *     permission.

 * This Software, including technical data, may be subject to U.S. export  control
 * laws, including the U.S. Export Administration Act and its  associated
 * regulations, and may be subject to export or import  regulations in other
 * countries.

 * TO THE MAXIMUM EXTENT PERMITTED BY LAW, THE SOFTWARE IS PROVIDED "AS IS"
 * AND WITH ALL FAULTS AND CAVIUM INC. MAKES NO PROMISES, REPRESENTATIONS OR
 * WARRANTIES, EITHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE, WITH RESPECT TO
 * THE SOFTWARE, INCLUDING ITS CONDITION, ITS CONFORMITY TO ANY REPRESENTATION OR
 * DESCRIPTION, OR THE EXISTENCE OF ANY LATENT OR PATENT DEFECTS, AND CAVIUM
 * SPECIFICALLY DISCLAIMS ALL IMPLIED (IF ANY) WARRANTIES OF TITLE,
 * MERCHANTABILITY, NONINFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, LACK OF
 * VIRUSES, ACCURACY OR COMPLETENESS, QUIET ENJOYMENT, QUIET POSSESSION OR
 * CORRESPONDENCE TO DESCRIPTION. THE ENTIRE  RISK ARISING OUT OF USE OR
 * PERFORMANCE OF THE SOFTWARE LIES WITH YOU.
 ***********************license end**************************************/


/**
 * cvmx-ilk-defs.h
 *
 * Configuration and status register (CSR) type definitions for
 * Octeon ilk.
 *
 * This file is auto generated. Do not edit.
 *
 * <hr>$Revision$<hr>
 *
 */
#ifndef __CVMX_ILK_DEFS_H__
#define __CVMX_ILK_DEFS_H__

#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_BIST_SUM CVMX_ILK_BIST_SUM_FUNC()
static inline uint64_t CVMX_ILK_BIST_SUM_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_BIST_SUM not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000038ull);
}
#else
#define CVMX_ILK_BIST_SUM (CVMX_ADD_IO_SEG(0x0001180014000038ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_GBL_CFG CVMX_ILK_GBL_CFG_FUNC()
static inline uint64_t CVMX_ILK_GBL_CFG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_GBL_CFG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000000ull);
}
#else
#define CVMX_ILK_GBL_CFG (CVMX_ADD_IO_SEG(0x0001180014000000ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_GBL_INT CVMX_ILK_GBL_INT_FUNC()
static inline uint64_t CVMX_ILK_GBL_INT_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_GBL_INT not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000008ull);
}
#else
#define CVMX_ILK_GBL_INT (CVMX_ADD_IO_SEG(0x0001180014000008ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_GBL_INT_EN CVMX_ILK_GBL_INT_EN_FUNC()
static inline uint64_t CVMX_ILK_GBL_INT_EN_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_GBL_INT_EN not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000010ull);
}
#else
#define CVMX_ILK_GBL_INT_EN (CVMX_ADD_IO_SEG(0x0001180014000010ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_INT_SUM CVMX_ILK_INT_SUM_FUNC()
static inline uint64_t CVMX_ILK_INT_SUM_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_INT_SUM not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000030ull);
}
#else
#define CVMX_ILK_INT_SUM (CVMX_ADD_IO_SEG(0x0001180014000030ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_LNE_DBG CVMX_ILK_LNE_DBG_FUNC()
static inline uint64_t CVMX_ILK_LNE_DBG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_LNE_DBG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014030008ull);
}
#else
#define CVMX_ILK_LNE_DBG (CVMX_ADD_IO_SEG(0x0001180014030008ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_LNE_STS_MSG CVMX_ILK_LNE_STS_MSG_FUNC()
static inline uint64_t CVMX_ILK_LNE_STS_MSG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_LNE_STS_MSG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014030000ull);
}
#else
#define CVMX_ILK_LNE_STS_MSG (CVMX_ADD_IO_SEG(0x0001180014030000ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_RXF_IDX_PMAP CVMX_ILK_RXF_IDX_PMAP_FUNC()
static inline uint64_t CVMX_ILK_RXF_IDX_PMAP_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_RXF_IDX_PMAP not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000020ull);
}
#else
#define CVMX_ILK_RXF_IDX_PMAP (CVMX_ADD_IO_SEG(0x0001180014000020ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_RXF_MEM_PMAP CVMX_ILK_RXF_MEM_PMAP_FUNC()
static inline uint64_t CVMX_ILK_RXF_MEM_PMAP_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_RXF_MEM_PMAP not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000028ull);
}
#else
#define CVMX_ILK_RXF_MEM_PMAP (CVMX_ADD_IO_SEG(0x0001180014000028ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_CFG0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_CFG0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020000ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_CFG0(offset) (CVMX_ADD_IO_SEG(0x0001180014020000ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_CFG1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_CFG1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020008ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_CFG1(offset) (CVMX_ADD_IO_SEG(0x0001180014020008ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_FLOW_CTL0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_FLOW_CTL0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020090ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_FLOW_CTL0(offset) (CVMX_ADD_IO_SEG(0x0001180014020090ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_FLOW_CTL1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_FLOW_CTL1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020098ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_FLOW_CTL1(offset) (CVMX_ADD_IO_SEG(0x0001180014020098ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_IDX_CAL(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_IDX_CAL(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011800140200A0ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_IDX_CAL(offset) (CVMX_ADD_IO_SEG(0x00011800140200A0ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_IDX_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_IDX_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020070ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_IDX_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014020070ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_IDX_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_IDX_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020078ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_IDX_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014020078ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_INT(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_INT(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020010ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_INT(offset) (CVMX_ADD_IO_SEG(0x0001180014020010ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_INT_EN(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_INT_EN(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020018ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_INT_EN(offset) (CVMX_ADD_IO_SEG(0x0001180014020018ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_JABBER(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_JABBER(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011800140200B8ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_JABBER(offset) (CVMX_ADD_IO_SEG(0x00011800140200B8ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_MEM_CAL0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_MEM_CAL0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011800140200A8ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_MEM_CAL0(offset) (CVMX_ADD_IO_SEG(0x00011800140200A8ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_MEM_CAL1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_MEM_CAL1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011800140200B0ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_MEM_CAL1(offset) (CVMX_ADD_IO_SEG(0x00011800140200B0ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_MEM_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_MEM_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020080ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_MEM_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014020080ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_MEM_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_MEM_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020088ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_MEM_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014020088ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_RID(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_RID(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x00011800140200C0ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_RID(offset) (CVMX_ADD_IO_SEG(0x00011800140200C0ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020020ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014020020ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020028ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014020028ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT2(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT2(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020030ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT2(offset) (CVMX_ADD_IO_SEG(0x0001180014020030ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT3(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT3(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020038ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT3(offset) (CVMX_ADD_IO_SEG(0x0001180014020038ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT4(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT4(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020040ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT4(offset) (CVMX_ADD_IO_SEG(0x0001180014020040ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT5(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT5(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020048ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT5(offset) (CVMX_ADD_IO_SEG(0x0001180014020048ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT6(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT6(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020050ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT6(offset) (CVMX_ADD_IO_SEG(0x0001180014020050ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT7(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT7(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020058ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT7(offset) (CVMX_ADD_IO_SEG(0x0001180014020058ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT8(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT8(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020060ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT8(offset) (CVMX_ADD_IO_SEG(0x0001180014020060ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RXX_STAT9(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_RXX_STAT9(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014020068ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_RXX_STAT9(offset) (CVMX_ADD_IO_SEG(0x0001180014020068ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_CFG(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_CFG(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038000ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_CFG(offset) (CVMX_ADD_IO_SEG(0x0001180014038000ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_INT(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_INT(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038008ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_INT(offset) (CVMX_ADD_IO_SEG(0x0001180014038008ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_INT_EN(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_INT_EN(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038010ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_INT_EN(offset) (CVMX_ADD_IO_SEG(0x0001180014038010ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038018ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014038018ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038020ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014038020ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT2(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT2(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038028ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT2(offset) (CVMX_ADD_IO_SEG(0x0001180014038028ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT3(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT3(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038030ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT3(offset) (CVMX_ADD_IO_SEG(0x0001180014038030ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT4(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT4(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038038ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT4(offset) (CVMX_ADD_IO_SEG(0x0001180014038038ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT5(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT5(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038040ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT5(offset) (CVMX_ADD_IO_SEG(0x0001180014038040ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT6(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT6(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038048ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT6(offset) (CVMX_ADD_IO_SEG(0x0001180014038048ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT7(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT7(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038050ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT7(offset) (CVMX_ADD_IO_SEG(0x0001180014038050ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT8(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT8(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038058ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT8(offset) (CVMX_ADD_IO_SEG(0x0001180014038058ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_RX_LNEX_STAT9(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 7)))))
		cvmx_warn("CVMX_ILK_RX_LNEX_STAT9(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014038060ull) + ((offset) & 7) * 1024;
}
#else
#define CVMX_ILK_RX_LNEX_STAT9(offset) (CVMX_ADD_IO_SEG(0x0001180014038060ull) + ((offset) & 7) * 1024)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
#define CVMX_ILK_SER_CFG CVMX_ILK_SER_CFG_FUNC()
static inline uint64_t CVMX_ILK_SER_CFG_FUNC(void)
{
	if (!(OCTEON_IS_MODEL(OCTEON_CN68XX)))
		cvmx_warn("CVMX_ILK_SER_CFG not supported on this chip\n");
	return CVMX_ADD_IO_SEG(0x0001180014000018ull);
}
#else
#define CVMX_ILK_SER_CFG (CVMX_ADD_IO_SEG(0x0001180014000018ull))
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_CFG0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_CFG0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010000ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_CFG0(offset) (CVMX_ADD_IO_SEG(0x0001180014010000ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_CFG1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_CFG1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010008ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_CFG1(offset) (CVMX_ADD_IO_SEG(0x0001180014010008ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_DBG(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_DBG(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010070ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_DBG(offset) (CVMX_ADD_IO_SEG(0x0001180014010070ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_FLOW_CTL0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_FLOW_CTL0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010048ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_FLOW_CTL0(offset) (CVMX_ADD_IO_SEG(0x0001180014010048ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_FLOW_CTL1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_FLOW_CTL1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010050ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_FLOW_CTL1(offset) (CVMX_ADD_IO_SEG(0x0001180014010050ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_IDX_CAL(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_IDX_CAL(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010058ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_IDX_CAL(offset) (CVMX_ADD_IO_SEG(0x0001180014010058ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_IDX_PMAP(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_IDX_PMAP(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010010ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_IDX_PMAP(offset) (CVMX_ADD_IO_SEG(0x0001180014010010ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_IDX_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_IDX_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010020ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_IDX_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014010020ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_IDX_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_IDX_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010028ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_IDX_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014010028ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_INT(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_INT(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010078ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_INT(offset) (CVMX_ADD_IO_SEG(0x0001180014010078ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_INT_EN(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_INT_EN(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010080ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_INT_EN(offset) (CVMX_ADD_IO_SEG(0x0001180014010080ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_MEM_CAL0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_MEM_CAL0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010060ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_MEM_CAL0(offset) (CVMX_ADD_IO_SEG(0x0001180014010060ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_MEM_CAL1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_MEM_CAL1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010068ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_MEM_CAL1(offset) (CVMX_ADD_IO_SEG(0x0001180014010068ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_MEM_PMAP(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_MEM_PMAP(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010018ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_MEM_PMAP(offset) (CVMX_ADD_IO_SEG(0x0001180014010018ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_MEM_STAT0(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_MEM_STAT0(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010030ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_MEM_STAT0(offset) (CVMX_ADD_IO_SEG(0x0001180014010030ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_MEM_STAT1(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_MEM_STAT1(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010038ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_MEM_STAT1(offset) (CVMX_ADD_IO_SEG(0x0001180014010038ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_PIPE(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_PIPE(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010088ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_PIPE(offset) (CVMX_ADD_IO_SEG(0x0001180014010088ull) + ((offset) & 1) * 16384)
#endif
#if CVMX_ENABLE_CSR_ADDRESS_CHECKING
static inline uint64_t CVMX_ILK_TXX_RMATCH(unsigned long offset)
{
	if (!(
	      (OCTEON_IS_MODEL(OCTEON_CN68XX) && ((offset <= 1)))))
		cvmx_warn("CVMX_ILK_TXX_RMATCH(%lu) is invalid on this chip\n", offset);
	return CVMX_ADD_IO_SEG(0x0001180014010040ull) + ((offset) & 1) * 16384;
}
#else
#define CVMX_ILK_TXX_RMATCH(offset) (CVMX_ADD_IO_SEG(0x0001180014010040ull) + ((offset) & 1) * 16384)
#endif

/**
 * cvmx_ilk_bist_sum
 */
union cvmx_ilk_bist_sum {
	uint64_t u64;
	struct cvmx_ilk_bist_sum_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_58_63               : 6;
	uint64_t rxf_x2p1                     : 1;  /**< Bist status of rxf.x2p_fif_mem1 */
	uint64_t rxf_x2p0                     : 1;  /**< Bist status of rxf.x2p_fif_mem0 */
	uint64_t rxf_pmap                     : 1;  /**< Bist status of rxf.rx_map_mem */
	uint64_t rxf_mem2                     : 1;  /**< Bist status of rxf.rx_fif_mem2 */
	uint64_t rxf_mem1                     : 1;  /**< Bist status of rxf.rx_fif_mem1 */
	uint64_t rxf_mem0                     : 1;  /**< Bist status of rxf.rx_fif_mem0 */
	uint64_t reserved_36_51               : 16;
	uint64_t rle7_dsk1                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem1 */
	uint64_t rle7_dsk0                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem0 */
	uint64_t rle6_dsk1                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem1 */
	uint64_t rle6_dsk0                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem0 */
	uint64_t rle5_dsk1                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem1 */
	uint64_t rle5_dsk0                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem0 */
	uint64_t rle4_dsk1                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem1 */
	uint64_t rle4_dsk0                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem0 */
	uint64_t rle3_dsk1                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem1 */
	uint64_t rle3_dsk0                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem0 */
	uint64_t rle2_dsk1                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem1 */
	uint64_t rle2_dsk0                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem0 */
	uint64_t rle1_dsk1                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem1 */
	uint64_t rle1_dsk0                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem0 */
	uint64_t rle0_dsk1                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem1 */
	uint64_t rle0_dsk0                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem0 */
	uint64_t reserved_19_19               : 1;
	uint64_t rlk1_stat1                   : 1;  /**< Bist status of rlk1.csr.stat_mem1    ***NOTE: Added in pass 2.0 */
	uint64_t rlk1_fwc                     : 1;  /**< Bist status of rlk1.fwc.cal_chan_ram */
	uint64_t rlk1_stat                    : 1;  /**< Bist status of rlk1.csr.stat_mem */
	uint64_t reserved_15_15               : 1;
	uint64_t rlk0_stat1                   : 1;  /**< Bist status of rlk0.csr.stat_mem1    ***NOTE: Added in pass 2.0 */
	uint64_t rlk0_fwc                     : 1;  /**< Bist status of rlk0.fwc.cal_chan_ram */
	uint64_t rlk0_stat                    : 1;  /**< Bist status of rlk0.csr.stat_mem */
	uint64_t tlk1_stat1                   : 1;  /**< Bist status of tlk1.csr.stat_mem1 */
	uint64_t tlk1_fwc                     : 1;  /**< Bist status of tlk1.fwc.cal_chan_ram */
	uint64_t reserved_9_9                 : 1;
	uint64_t tlk1_txf2                    : 1;  /**< Bist status of tlk1.txf.tx_map_mem */
	uint64_t tlk1_txf1                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem1 */
	uint64_t tlk1_txf0                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem0 */
	uint64_t tlk0_stat1                   : 1;  /**< Bist status of tlk0.csr.stat_mem1 */
	uint64_t tlk0_fwc                     : 1;  /**< Bist status of tlk0.fwc.cal_chan_ram */
	uint64_t reserved_3_3                 : 1;
	uint64_t tlk0_txf2                    : 1;  /**< Bist status of tlk0.txf.tx_map_mem */
	uint64_t tlk0_txf1                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem1 */
	uint64_t tlk0_txf0                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem0 */
#else
	uint64_t tlk0_txf0                    : 1;
	uint64_t tlk0_txf1                    : 1;
	uint64_t tlk0_txf2                    : 1;
	uint64_t reserved_3_3                 : 1;
	uint64_t tlk0_fwc                     : 1;
	uint64_t tlk0_stat1                   : 1;
	uint64_t tlk1_txf0                    : 1;
	uint64_t tlk1_txf1                    : 1;
	uint64_t tlk1_txf2                    : 1;
	uint64_t reserved_9_9                 : 1;
	uint64_t tlk1_fwc                     : 1;
	uint64_t tlk1_stat1                   : 1;
	uint64_t rlk0_stat                    : 1;
	uint64_t rlk0_fwc                     : 1;
	uint64_t rlk0_stat1                   : 1;
	uint64_t reserved_15_15               : 1;
	uint64_t rlk1_stat                    : 1;
	uint64_t rlk1_fwc                     : 1;
	uint64_t rlk1_stat1                   : 1;
	uint64_t reserved_19_19               : 1;
	uint64_t rle0_dsk0                    : 1;
	uint64_t rle0_dsk1                    : 1;
	uint64_t rle1_dsk0                    : 1;
	uint64_t rle1_dsk1                    : 1;
	uint64_t rle2_dsk0                    : 1;
	uint64_t rle2_dsk1                    : 1;
	uint64_t rle3_dsk0                    : 1;
	uint64_t rle3_dsk1                    : 1;
	uint64_t rle4_dsk0                    : 1;
	uint64_t rle4_dsk1                    : 1;
	uint64_t rle5_dsk0                    : 1;
	uint64_t rle5_dsk1                    : 1;
	uint64_t rle6_dsk0                    : 1;
	uint64_t rle6_dsk1                    : 1;
	uint64_t rle7_dsk0                    : 1;
	uint64_t rle7_dsk1                    : 1;
	uint64_t reserved_36_51               : 16;
	uint64_t rxf_mem0                     : 1;
	uint64_t rxf_mem1                     : 1;
	uint64_t rxf_mem2                     : 1;
	uint64_t rxf_pmap                     : 1;
	uint64_t rxf_x2p0                     : 1;
	uint64_t rxf_x2p1                     : 1;
	uint64_t reserved_58_63               : 6;
#endif
	} s;
	struct cvmx_ilk_bist_sum_cn68xx {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_58_63               : 6;
	uint64_t rxf_x2p1                     : 1;  /**< Bist status of rxf.x2p_fif_mem1 */
	uint64_t rxf_x2p0                     : 1;  /**< Bist status of rxf.x2p_fif_mem0 */
	uint64_t rxf_pmap                     : 1;  /**< Bist status of rxf.rx_map_mem */
	uint64_t rxf_mem2                     : 1;  /**< Bist status of rxf.rx_fif_mem2 */
	uint64_t rxf_mem1                     : 1;  /**< Bist status of rxf.rx_fif_mem1 */
	uint64_t rxf_mem0                     : 1;  /**< Bist status of rxf.rx_fif_mem0 */
	uint64_t reserved_36_51               : 16;
	uint64_t rle7_dsk1                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem1 */
	uint64_t rle7_dsk0                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem0 */
	uint64_t rle6_dsk1                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem1 */
	uint64_t rle6_dsk0                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem0 */
	uint64_t rle5_dsk1                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem1 */
	uint64_t rle5_dsk0                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem0 */
	uint64_t rle4_dsk1                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem1 */
	uint64_t rle4_dsk0                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem0 */
	uint64_t rle3_dsk1                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem1 */
	uint64_t rle3_dsk0                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem0 */
	uint64_t rle2_dsk1                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem1 */
	uint64_t rle2_dsk0                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem0 */
	uint64_t rle1_dsk1                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem1 */
	uint64_t rle1_dsk0                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem0 */
	uint64_t rle0_dsk1                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem1 */
	uint64_t rle0_dsk0                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem0 */
	uint64_t reserved_19_19               : 1;
	uint64_t rlk1_stat1                   : 1;  /**< Bist status of rlk1.csr.stat_mem1    ***NOTE: Added in pass 2.0 */
	uint64_t rlk1_fwc                     : 1;  /**< Bist status of rlk1.fwc.cal_chan_ram */
	uint64_t rlk1_stat                    : 1;  /**< Bist status of rlk1.csr.stat_mem0 */
	uint64_t reserved_15_15               : 1;
	uint64_t rlk0_stat1                   : 1;  /**< Bist status of rlk0.csr.stat_mem1    ***NOTE: Added in pass 2.0 */
	uint64_t rlk0_fwc                     : 1;  /**< Bist status of rlk0.fwc.cal_chan_ram */
	uint64_t rlk0_stat                    : 1;  /**< Bist status of rlk0.csr.stat_mem0 */
	uint64_t tlk1_stat1                   : 1;  /**< Bist status of tlk1.csr.stat_mem1 */
	uint64_t tlk1_fwc                     : 1;  /**< Bist status of tlk1.fwc.cal_chan_ram */
	uint64_t tlk1_stat0                   : 1;  /**< Bist status of tlk1.csr.stat_mem0 */
	uint64_t tlk1_txf2                    : 1;  /**< Bist status of tlk1.txf.tx_map_mem */
	uint64_t tlk1_txf1                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem1 */
	uint64_t tlk1_txf0                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem0 */
	uint64_t tlk0_stat1                   : 1;  /**< Bist status of tlk0.csr.stat_mem1 */
	uint64_t tlk0_fwc                     : 1;  /**< Bist status of tlk0.fwc.cal_chan_ram */
	uint64_t tlk0_stat0                   : 1;  /**< Bist status of tlk0.csr.stat_mem0 */
	uint64_t tlk0_txf2                    : 1;  /**< Bist status of tlk0.txf.tx_map_mem */
	uint64_t tlk0_txf1                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem1 */
	uint64_t tlk0_txf0                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem0 */
#else
	uint64_t tlk0_txf0                    : 1;
	uint64_t tlk0_txf1                    : 1;
	uint64_t tlk0_txf2                    : 1;
	uint64_t tlk0_stat0                   : 1;
	uint64_t tlk0_fwc                     : 1;
	uint64_t tlk0_stat1                   : 1;
	uint64_t tlk1_txf0                    : 1;
	uint64_t tlk1_txf1                    : 1;
	uint64_t tlk1_txf2                    : 1;
	uint64_t tlk1_stat0                   : 1;
	uint64_t tlk1_fwc                     : 1;
	uint64_t tlk1_stat1                   : 1;
	uint64_t rlk0_stat                    : 1;
	uint64_t rlk0_fwc                     : 1;
	uint64_t rlk0_stat1                   : 1;
	uint64_t reserved_15_15               : 1;
	uint64_t rlk1_stat                    : 1;
	uint64_t rlk1_fwc                     : 1;
	uint64_t rlk1_stat1                   : 1;
	uint64_t reserved_19_19               : 1;
	uint64_t rle0_dsk0                    : 1;
	uint64_t rle0_dsk1                    : 1;
	uint64_t rle1_dsk0                    : 1;
	uint64_t rle1_dsk1                    : 1;
	uint64_t rle2_dsk0                    : 1;
	uint64_t rle2_dsk1                    : 1;
	uint64_t rle3_dsk0                    : 1;
	uint64_t rle3_dsk1                    : 1;
	uint64_t rle4_dsk0                    : 1;
	uint64_t rle4_dsk1                    : 1;
	uint64_t rle5_dsk0                    : 1;
	uint64_t rle5_dsk1                    : 1;
	uint64_t rle6_dsk0                    : 1;
	uint64_t rle6_dsk1                    : 1;
	uint64_t rle7_dsk0                    : 1;
	uint64_t rle7_dsk1                    : 1;
	uint64_t reserved_36_51               : 16;
	uint64_t rxf_mem0                     : 1;
	uint64_t rxf_mem1                     : 1;
	uint64_t rxf_mem2                     : 1;
	uint64_t rxf_pmap                     : 1;
	uint64_t rxf_x2p0                     : 1;
	uint64_t rxf_x2p1                     : 1;
	uint64_t reserved_58_63               : 6;
#endif
	} cn68xx;
	struct cvmx_ilk_bist_sum_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_58_63               : 6;
	uint64_t rxf_x2p1                     : 1;  /**< Bist status of rxf.x2p_fif_mem1 */
	uint64_t rxf_x2p0                     : 1;  /**< Bist status of rxf.x2p_fif_mem0 */
	uint64_t rxf_pmap                     : 1;  /**< Bist status of rxf.rx_map_mem */
	uint64_t rxf_mem2                     : 1;  /**< Bist status of rxf.rx_fif_mem2 */
	uint64_t rxf_mem1                     : 1;  /**< Bist status of rxf.rx_fif_mem1 */
	uint64_t rxf_mem0                     : 1;  /**< Bist status of rxf.rx_fif_mem0 */
	uint64_t reserved_36_51               : 16;
	uint64_t rle7_dsk1                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem1 */
	uint64_t rle7_dsk0                    : 1;  /**< Bist status of lne.rle7.dsk.dsk_fif_mem0 */
	uint64_t rle6_dsk1                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem1 */
	uint64_t rle6_dsk0                    : 1;  /**< Bist status of lne.rle6.dsk.dsk_fif_mem0 */
	uint64_t rle5_dsk1                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem1 */
	uint64_t rle5_dsk0                    : 1;  /**< Bist status of lne.rle5.dsk.dsk_fif_mem0 */
	uint64_t rle4_dsk1                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem1 */
	uint64_t rle4_dsk0                    : 1;  /**< Bist status of lne.rle4.dsk.dsk_fif_mem0 */
	uint64_t rle3_dsk1                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem1 */
	uint64_t rle3_dsk0                    : 1;  /**< Bist status of lne.rle3.dsk.dsk_fif_mem0 */
	uint64_t rle2_dsk1                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem1 */
	uint64_t rle2_dsk0                    : 1;  /**< Bist status of lne.rle2.dsk.dsk_fif_mem0 */
	uint64_t rle1_dsk1                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem1 */
	uint64_t rle1_dsk0                    : 1;  /**< Bist status of lne.rle1.dsk.dsk_fif_mem0 */
	uint64_t rle0_dsk1                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem1 */
	uint64_t rle0_dsk0                    : 1;  /**< Bist status of lne.rle0.dsk.dsk_fif_mem0 */
	uint64_t reserved_18_19               : 2;
	uint64_t rlk1_fwc                     : 1;  /**< Bist status of rlk1.fwc.cal_chan_ram */
	uint64_t rlk1_stat                    : 1;  /**< Bist status of rlk1.csr.stat_mem */
	uint64_t reserved_14_15               : 2;
	uint64_t rlk0_fwc                     : 1;  /**< Bist status of rlk0.fwc.cal_chan_ram */
	uint64_t rlk0_stat                    : 1;  /**< Bist status of rlk0.csr.stat_mem */
	uint64_t reserved_11_11               : 1;
	uint64_t tlk1_fwc                     : 1;  /**< Bist status of tlk1.fwc.cal_chan_ram */
	uint64_t tlk1_stat                    : 1;  /**< Bist status of tlk1.csr.stat_mem */
	uint64_t tlk1_txf2                    : 1;  /**< Bist status of tlk1.txf.tx_map_mem */
	uint64_t tlk1_txf1                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem1 */
	uint64_t tlk1_txf0                    : 1;  /**< Bist status of tlk1.txf.tx_fif_mem0 */
	uint64_t reserved_5_5                 : 1;
	uint64_t tlk0_fwc                     : 1;  /**< Bist status of tlk0.fwc.cal_chan_ram */
	uint64_t tlk0_stat                    : 1;  /**< Bist status of tlk0.csr.stat_mem */
	uint64_t tlk0_txf2                    : 1;  /**< Bist status of tlk0.txf.tx_map_mem */
	uint64_t tlk0_txf1                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem1 */
	uint64_t tlk0_txf0                    : 1;  /**< Bist status of tlk0.txf.tx_fif_mem0 */
#else
	uint64_t tlk0_txf0                    : 1;
	uint64_t tlk0_txf1                    : 1;
	uint64_t tlk0_txf2                    : 1;
	uint64_t tlk0_stat                    : 1;
	uint64_t tlk0_fwc                     : 1;
	uint64_t reserved_5_5                 : 1;
	uint64_t tlk1_txf0                    : 1;
	uint64_t tlk1_txf1                    : 1;
	uint64_t tlk1_txf2                    : 1;
	uint64_t tlk1_stat                    : 1;
	uint64_t tlk1_fwc                     : 1;
	uint64_t reserved_11_11               : 1;
	uint64_t rlk0_stat                    : 1;
	uint64_t rlk0_fwc                     : 1;
	uint64_t reserved_14_15               : 2;
	uint64_t rlk1_stat                    : 1;
	uint64_t rlk1_fwc                     : 1;
	uint64_t reserved_18_19               : 2;
	uint64_t rle0_dsk0                    : 1;
	uint64_t rle0_dsk1                    : 1;
	uint64_t rle1_dsk0                    : 1;
	uint64_t rle1_dsk1                    : 1;
	uint64_t rle2_dsk0                    : 1;
	uint64_t rle2_dsk1                    : 1;
	uint64_t rle3_dsk0                    : 1;
	uint64_t rle3_dsk1                    : 1;
	uint64_t rle4_dsk0                    : 1;
	uint64_t rle4_dsk1                    : 1;
	uint64_t rle5_dsk0                    : 1;
	uint64_t rle5_dsk1                    : 1;
	uint64_t rle6_dsk0                    : 1;
	uint64_t rle6_dsk1                    : 1;
	uint64_t rle7_dsk0                    : 1;
	uint64_t rle7_dsk1                    : 1;
	uint64_t reserved_36_51               : 16;
	uint64_t rxf_mem0                     : 1;
	uint64_t rxf_mem1                     : 1;
	uint64_t rxf_mem2                     : 1;
	uint64_t rxf_pmap                     : 1;
	uint64_t rxf_x2p0                     : 1;
	uint64_t rxf_x2p1                     : 1;
	uint64_t reserved_58_63               : 6;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_bist_sum cvmx_ilk_bist_sum_t;

/**
 * cvmx_ilk_gbl_cfg
 */
union cvmx_ilk_gbl_cfg {
	uint64_t u64;
	struct cvmx_ilk_gbl_cfg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_4_63                : 60;
	uint64_t rid_rstdis                   : 1;  /**< Disable automatic reassembly-id error recovery. For diagnostic
                                                         use only.

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t reset                        : 1;  /**< Reset ILK.  For diagnostic use only.

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t cclk_dis                     : 1;  /**< Disable ILK conditional clocking.   For diagnostic use only. */
	uint64_t rxf_xlink                    : 1;  /**< Causes external loopback traffic to switch links.  Enabling
                                                         this allow simultaneous use of external and internal loopback. */
#else
	uint64_t rxf_xlink                    : 1;
	uint64_t cclk_dis                     : 1;
	uint64_t reset                        : 1;
	uint64_t rid_rstdis                   : 1;
	uint64_t reserved_4_63                : 60;
#endif
	} s;
	struct cvmx_ilk_gbl_cfg_s             cn68xx;
	struct cvmx_ilk_gbl_cfg_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_2_63                : 62;
	uint64_t cclk_dis                     : 1;  /**< Disable ILK conditional clocking.   For diagnostic use only. */
	uint64_t rxf_xlink                    : 1;  /**< Causes external loopback traffic to switch links.  Enabling
                                                         this allow simultaneous use of external and internal loopback. */
#else
	uint64_t rxf_xlink                    : 1;
	uint64_t cclk_dis                     : 1;
	uint64_t reserved_2_63                : 62;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_gbl_cfg cvmx_ilk_gbl_cfg_t;

/**
 * cvmx_ilk_gbl_int
 */
union cvmx_ilk_gbl_int {
	uint64_t u64;
	struct cvmx_ilk_gbl_int_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_5_63                : 59;
	uint64_t rxf_push_full                : 1;  /**< RXF overflow */
	uint64_t rxf_pop_empty                : 1;  /**< RXF underflow */
	uint64_t rxf_ctl_perr                 : 1;  /**< RXF parity error occurred on sideband control signals.  Data
                                                         cycle will be dropped. */
	uint64_t rxf_lnk1_perr                : 1;  /**< RXF parity error occurred on RxLink1 packet data
                                                         Packet will be marked with error at eop */
	uint64_t rxf_lnk0_perr                : 1;  /**< RXF parity error occurred on RxLink0 packet data.  Packet will
                                                         be marked with error at eop */
#else
	uint64_t rxf_lnk0_perr                : 1;
	uint64_t rxf_lnk1_perr                : 1;
	uint64_t rxf_ctl_perr                 : 1;
	uint64_t rxf_pop_empty                : 1;
	uint64_t rxf_push_full                : 1;
	uint64_t reserved_5_63                : 59;
#endif
	} s;
	struct cvmx_ilk_gbl_int_s             cn68xx;
	struct cvmx_ilk_gbl_int_s             cn68xxp1;
};
typedef union cvmx_ilk_gbl_int cvmx_ilk_gbl_int_t;

/**
 * cvmx_ilk_gbl_int_en
 */
union cvmx_ilk_gbl_int_en {
	uint64_t u64;
	struct cvmx_ilk_gbl_int_en_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_5_63                : 59;
	uint64_t rxf_push_full                : 1;  /**< RXF overflow */
	uint64_t rxf_pop_empty                : 1;  /**< RXF underflow */
	uint64_t rxf_ctl_perr                 : 1;  /**< RXF parity error occurred on sideband control signals.  Data
                                                         cycle will be dropped. */
	uint64_t rxf_lnk1_perr                : 1;  /**< RXF parity error occurred on RxLink1 packet data
                                                         Packet will be marked with error at eop */
	uint64_t rxf_lnk0_perr                : 1;  /**< RXF parity error occurred on RxLink0 packet data
                                                         Packet will be marked with error at eop */
#else
	uint64_t rxf_lnk0_perr                : 1;
	uint64_t rxf_lnk1_perr                : 1;
	uint64_t rxf_ctl_perr                 : 1;
	uint64_t rxf_pop_empty                : 1;
	uint64_t rxf_push_full                : 1;
	uint64_t reserved_5_63                : 59;
#endif
	} s;
	struct cvmx_ilk_gbl_int_en_s          cn68xx;
	struct cvmx_ilk_gbl_int_en_s          cn68xxp1;
};
typedef union cvmx_ilk_gbl_int_en cvmx_ilk_gbl_int_en_t;

/**
 * cvmx_ilk_int_sum
 */
union cvmx_ilk_int_sum {
	uint64_t u64;
	struct cvmx_ilk_int_sum_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_13_63               : 51;
	uint64_t rle7_int                     : 1;  /**< RxLane7 interrupt status. See ILK_RX_LNE7_INT */
	uint64_t rle6_int                     : 1;  /**< RxLane6 interrupt status. See ILK_RX_LNE6_INT */
	uint64_t rle5_int                     : 1;  /**< RxLane5 interrupt status. See ILK_RX_LNE5_INT */
	uint64_t rle4_int                     : 1;  /**< RxLane4 interrupt status. See ILK_RX_LNE4_INT */
	uint64_t rle3_int                     : 1;  /**< RxLane3 interrupt status. See ILK_RX_LNE3_INT */
	uint64_t rle2_int                     : 1;  /**< RxLane2 interrupt status. See ILK_RX_LNE2_INT */
	uint64_t rle1_int                     : 1;  /**< RxLane1 interrupt status. See ILK_RX_LNE1_INT */
	uint64_t rle0_int                     : 1;  /**< RxLane0 interrupt status. See ILK_RX_LNE0_INT */
	uint64_t rlk1_int                     : 1;  /**< RxLink1 interrupt status. See ILK_RX1_INT */
	uint64_t rlk0_int                     : 1;  /**< RxLink0 interrupt status. See ILK_RX0_INT */
	uint64_t tlk1_int                     : 1;  /**< TxLink1 interrupt status. See ILK_TX1_INT */
	uint64_t tlk0_int                     : 1;  /**< TxLink0 interrupt status. See ILK_TX0_INT */
	uint64_t gbl_int                      : 1;  /**< Global interrupt status. See ILK_GBL_INT */
#else
	uint64_t gbl_int                      : 1;
	uint64_t tlk0_int                     : 1;
	uint64_t tlk1_int                     : 1;
	uint64_t rlk0_int                     : 1;
	uint64_t rlk1_int                     : 1;
	uint64_t rle0_int                     : 1;
	uint64_t rle1_int                     : 1;
	uint64_t rle2_int                     : 1;
	uint64_t rle3_int                     : 1;
	uint64_t rle4_int                     : 1;
	uint64_t rle5_int                     : 1;
	uint64_t rle6_int                     : 1;
	uint64_t rle7_int                     : 1;
	uint64_t reserved_13_63               : 51;
#endif
	} s;
	struct cvmx_ilk_int_sum_s             cn68xx;
	struct cvmx_ilk_int_sum_s             cn68xxp1;
};
typedef union cvmx_ilk_int_sum cvmx_ilk_int_sum_t;

/**
 * cvmx_ilk_lne_dbg
 */
union cvmx_ilk_lne_dbg {
	uint64_t u64;
	struct cvmx_ilk_lne_dbg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_60_63               : 4;
	uint64_t tx_bad_crc32                 : 1;  /**< Send 1 diagnostic word with bad CRC32 to the selected lane.
                                                         Note: injects just once */
	uint64_t tx_bad_6467_cnt              : 5;  /**< Send N bad 64B/67B codewords on selected lane */
	uint64_t tx_bad_sync_cnt              : 3;  /**< Send N bad sync words on selected lane */
	uint64_t tx_bad_scram_cnt             : 3;  /**< Send N bad scram state on selected lane */
	uint64_t reserved_40_47               : 8;
	uint64_t tx_bad_lane_sel              : 8;  /**< Select lane to apply error injection counts */
	uint64_t reserved_24_31               : 8;
	uint64_t tx_dis_dispr                 : 8;  /**< Per-lane disparity disable */
	uint64_t reserved_8_15                : 8;
	uint64_t tx_dis_scram                 : 8;  /**< Per-lane scrambler disable */
#else
	uint64_t tx_dis_scram                 : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t tx_dis_dispr                 : 8;
	uint64_t reserved_24_31               : 8;
	uint64_t tx_bad_lane_sel              : 8;
	uint64_t reserved_40_47               : 8;
	uint64_t tx_bad_scram_cnt             : 3;
	uint64_t tx_bad_sync_cnt              : 3;
	uint64_t tx_bad_6467_cnt              : 5;
	uint64_t tx_bad_crc32                 : 1;
	uint64_t reserved_60_63               : 4;
#endif
	} s;
	struct cvmx_ilk_lne_dbg_s             cn68xx;
	struct cvmx_ilk_lne_dbg_s             cn68xxp1;
};
typedef union cvmx_ilk_lne_dbg cvmx_ilk_lne_dbg_t;

/**
 * cvmx_ilk_lne_sts_msg
 */
union cvmx_ilk_lne_sts_msg {
	uint64_t u64;
	struct cvmx_ilk_lne_sts_msg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_56_63               : 8;
	uint64_t rx_lnk_stat                  : 8;  /**< Link status received in the diagnostic word (per-lane) */
	uint64_t reserved_40_47               : 8;
	uint64_t rx_lne_stat                  : 8;  /**< Lane status received in the diagnostic word (per-lane) */
	uint64_t reserved_24_31               : 8;
	uint64_t tx_lnk_stat                  : 8;  /**< Link status transmitted in the diagnostic word (per-lane) */
	uint64_t reserved_8_15                : 8;
	uint64_t tx_lne_stat                  : 8;  /**< Lane status transmitted in the diagnostic word (per-lane) */
#else
	uint64_t tx_lne_stat                  : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t tx_lnk_stat                  : 8;
	uint64_t reserved_24_31               : 8;
	uint64_t rx_lne_stat                  : 8;
	uint64_t reserved_40_47               : 8;
	uint64_t rx_lnk_stat                  : 8;
	uint64_t reserved_56_63               : 8;
#endif
	} s;
	struct cvmx_ilk_lne_sts_msg_s         cn68xx;
	struct cvmx_ilk_lne_sts_msg_s         cn68xxp1;
};
typedef union cvmx_ilk_lne_sts_msg cvmx_ilk_lne_sts_msg_t;

/**
 * cvmx_ilk_rx#_cfg0
 */
union cvmx_ilk_rxx_cfg0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_cfg0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t ext_lpbk_fc                  : 1;  /**< Enable Rx-Tx flowcontrol loopback (external) */
	uint64_t ext_lpbk                     : 1;  /**< Enable Rx-Tx data loopback (external). Note that with differing
                                                         transmit & receive clocks, skip word are  inserted/deleted */
	uint64_t reserved_60_61               : 2;
	uint64_t lnk_stats_wrap               : 1;  /**< Upon overflow, a statistics counter should wrap instead of
                                                         saturating.

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t bcw_push                     : 1;  /**< The 8 byte burst control word containing the SOP will be
                                                         prepended to the corresponding packet.

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t mproto_ign                   : 1;  /**< When LA_MODE=1 and MPROTO_IGN=0, the multi-protocol bit of the
                                                         LA control word is used to determine if the burst is an LA or
                                                         non-LA burst.   When LA_MODE=1 and MPROTO_IGN=1, all bursts
                                                         are treated LA.   When LA_MODE=0, this field is ignored

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t ptrn_mode                    : 1;  /**< Enable programmable test pattern mode */
	uint64_t lnk_stats_rdclr              : 1;  /**< CSR read to ILK_RXx_STAT* clears the counter after returning
                                                         its current value. */
	uint64_t lnk_stats_ena                : 1;  /**< Enable link statistics counters */
	uint64_t mltuse_fc_ena                : 1;  /**< Use multi-use field for calendar */
	uint64_t cal_ena                      : 1;  /**< Enable Rx calendar.  When the calendar table is disabled, all
                                                         port-pipes receive XON. */
	uint64_t mfrm_len                     : 13; /**< The quantity of data sent on each lane including one sync word,
                                                         scrambler state, diag word, zero or more skip words, and the
                                                         data  payload.  Must be large than ILK_RXX_CFG1[SKIP_CNT]+9.
                                                         Supported range:ILK_RXX_CFG1[SKIP_CNT]+9 < MFRM_LEN <= 4096) */
	uint64_t brst_shrt                    : 7;  /**< Minimum interval between burst control words, as a multiple of
                                                         8 bytes.  Supported range from 8 bytes to 512 (ie. 0 <
                                                         BRST_SHRT <= 64)
                                                         This field affects the ILK_RX*_STAT4[BRST_SHRT_ERR_CNT]
                                                         counter. It does not affect correct operation of the link. */
	uint64_t lane_rev                     : 1;  /**< Lane reversal.   When enabled, lane de-striping is performed
                                                         from most significant lane enabled to least significant lane
                                                         enabled.  LANE_ENA must be zero before changing LANE_REV. */
	uint64_t brst_max                     : 5;  /**< Maximum size of a data burst, as a multiple of 64 byte blocks.
                                                         Supported range is from 64 bytes to  1024 bytes. (ie. 0 <
                                                         BRST_MAX <= 16)
                                                         This field affects the ILK_RX*_STAT2[BRST_NOT_FULL_CNT] and
                                                         ILK_RX*_STAT3[BRST_MAX_ERR_CNT] counters. It does not affect
                                                         correct operation of the link. */
	uint64_t reserved_25_25               : 1;
	uint64_t cal_depth                    : 9;  /**< Number of valid entries in the calendar.   Supported range from
                                                         1 to 288. */
	uint64_t reserved_8_15                : 8;
	uint64_t lane_ena                     : 8;  /**< Lane enable mask.  Link is enabled if any lane is enabled.  The
                                                         same lane should not be enabled in multiple ILK_RXx_CFG0.  Each
                                                         bit of LANE_ENA maps to a RX lane (RLE) and a QLM lane.  NOTE:
                                                         LANE_REV has no effect on this mapping.

                                                               LANE_ENA[0] = RLE0 = QLM1 lane 0
                                                               LANE_ENA[1] = RLE1 = QLM1 lane 1
                                                               LANE_ENA[2] = RLE2 = QLM1 lane 2
                                                               LANE_ENA[3] = RLE3 = QLM1 lane 3
                                                               LANE_ENA[4] = RLE4 = QLM2 lane 0
                                                               LANE_ENA[5] = RLE5 = QLM2 lane 1
                                                               LANE_ENA[6] = RLE6 = QLM2 lane 2
                                                               LANE_ENA[7] = RLE7 = QLM2 lane 3 */
#else
	uint64_t lane_ena                     : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t cal_depth                    : 9;
	uint64_t reserved_25_25               : 1;
	uint64_t brst_max                     : 5;
	uint64_t lane_rev                     : 1;
	uint64_t brst_shrt                    : 7;
	uint64_t mfrm_len                     : 13;
	uint64_t cal_ena                      : 1;
	uint64_t mltuse_fc_ena                : 1;
	uint64_t lnk_stats_ena                : 1;
	uint64_t lnk_stats_rdclr              : 1;
	uint64_t ptrn_mode                    : 1;
	uint64_t mproto_ign                   : 1;
	uint64_t bcw_push                     : 1;
	uint64_t lnk_stats_wrap               : 1;
	uint64_t reserved_60_61               : 2;
	uint64_t ext_lpbk                     : 1;
	uint64_t ext_lpbk_fc                  : 1;
#endif
	} s;
	struct cvmx_ilk_rxx_cfg0_s            cn68xx;
	struct cvmx_ilk_rxx_cfg0_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t ext_lpbk_fc                  : 1;  /**< Enable Rx-Tx flowcontrol loopback (external) */
	uint64_t ext_lpbk                     : 1;  /**< Enable Rx-Tx data loopback (external). Note that with differing
                                                         transmit & receive clocks, skip word are  inserted/deleted */
	uint64_t reserved_57_61               : 5;
	uint64_t ptrn_mode                    : 1;  /**< Enable programmable test pattern mode */
	uint64_t lnk_stats_rdclr              : 1;  /**< CSR read to ILK_RXx_STAT* clears the counter after returning
                                                         its current value. */
	uint64_t lnk_stats_ena                : 1;  /**< Enable link statistics counters */
	uint64_t mltuse_fc_ena                : 1;  /**< Use multi-use field for calendar */
	uint64_t cal_ena                      : 1;  /**< Enable Rx calendar.  When the calendar table is disabled, all
                                                         port-pipes receive XON. */
	uint64_t mfrm_len                     : 13; /**< The quantity of data sent on each lane including one sync word,
                                                         scrambler state, diag word, zero or more skip words, and the
                                                         data  payload.  Must be large than ILK_RXX_CFG1[SKIP_CNT]+9.
                                                         Supported range:ILK_RXX_CFG1[SKIP_CNT]+9 < MFRM_LEN <= 4096) */
	uint64_t brst_shrt                    : 7;  /**< Minimum interval between burst control words, as a multiple of
                                                         8 bytes.  Supported range from 8 bytes to 512 (ie. 0 <
                                                         BRST_SHRT <= 64)
                                                         This field affects the ILK_RX*_STAT4[BRST_SHRT_ERR_CNT]
                                                         counter. It does not affect correct operation of the link. */
	uint64_t lane_rev                     : 1;  /**< Lane reversal.   When enabled, lane de-striping is performed
                                                         from most significant lane enabled to least significant lane
                                                         enabled.  LANE_ENA must be zero before changing LANE_REV. */
	uint64_t brst_max                     : 5;  /**< Maximum size of a data burst, as a multiple of 64 byte blocks.
                                                         Supported range is from 64 bytes to  1024 bytes. (ie. 0 <
                                                         BRST_MAX <= 16)
                                                         This field affects the ILK_RX*_STAT2[BRST_NOT_FULL_CNT] and
                                                         ILK_RX*_STAT3[BRST_MAX_ERR_CNT] counters. It does not affect
                                                         correct operation of the link. */
	uint64_t reserved_25_25               : 1;
	uint64_t cal_depth                    : 9;  /**< Number of valid entries in the calendar.   Supported range from
                                                         1 to 288. */
	uint64_t reserved_8_15                : 8;
	uint64_t lane_ena                     : 8;  /**< Lane enable mask.  Link is enabled if any lane is enabled.  The
                                                         same lane should not be enabled in multiple ILK_RXx_CFG0.  Each
                                                         bit of LANE_ENA maps to a RX lane (RLE) and a QLM lane.  NOTE:
                                                         LANE_REV has no effect on this mapping.

                                                               LANE_ENA[0] = RLE0 = QLM1 lane 0
                                                               LANE_ENA[1] = RLE1 = QLM1 lane 1
                                                               LANE_ENA[2] = RLE2 = QLM1 lane 2
                                                               LANE_ENA[3] = RLE3 = QLM1 lane 3
                                                               LANE_ENA[4] = RLE4 = QLM2 lane 0
                                                               LANE_ENA[5] = RLE5 = QLM2 lane 1
                                                               LANE_ENA[6] = RLE6 = QLM2 lane 2
                                                               LANE_ENA[7] = RLE7 = QLM2 lane 3 */
#else
	uint64_t lane_ena                     : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t cal_depth                    : 9;
	uint64_t reserved_25_25               : 1;
	uint64_t brst_max                     : 5;
	uint64_t lane_rev                     : 1;
	uint64_t brst_shrt                    : 7;
	uint64_t mfrm_len                     : 13;
	uint64_t cal_ena                      : 1;
	uint64_t mltuse_fc_ena                : 1;
	uint64_t lnk_stats_ena                : 1;
	uint64_t lnk_stats_rdclr              : 1;
	uint64_t ptrn_mode                    : 1;
	uint64_t reserved_57_61               : 5;
	uint64_t ext_lpbk                     : 1;
	uint64_t ext_lpbk_fc                  : 1;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_cfg0 cvmx_ilk_rxx_cfg0_t;

/**
 * cvmx_ilk_rx#_cfg1
 */
union cvmx_ilk_rxx_cfg1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_cfg1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_62_63               : 2;
	uint64_t rx_fifo_cnt                  : 12; /**< Number of 64-bit words currently consumed by this link in the
                                                         RX fifo. */
	uint64_t reserved_48_49               : 2;
	uint64_t rx_fifo_hwm                  : 12; /**< Number of 64-bit words consumed by this link before switch
                                                         transmitted link flow control status from XON to XOFF.

                                                         XON  = RX_FIFO_CNT < RX_FIFO_HWM
                                                         XOFF = RX_FIFO_CNT >= RX_FIFO_HWM. */
	uint64_t reserved_34_35               : 2;
	uint64_t rx_fifo_max                  : 12; /**< Maximum number of 64-bit words consumed by this link in the RX
                                                         fifo.  The sum of all links should be equal to 2048 (16KB) */
	uint64_t pkt_flush                    : 1;  /**< Packet receive flush.  Writing PKT_FLUSH=1 will cause all open
                                                         packets to be error-out, just as though the link went down. */
	uint64_t pkt_ena                      : 1;  /**< Packet receive enable.  When PKT_ENA=0, any received SOP causes
                                                         the entire packet to be dropped. */
	uint64_t la_mode                      : 1;  /**< 0 = Interlaken
                                                         1 = Interlaken Look-Aside */
	uint64_t tx_link_fc                   : 1;  /**< Link flow control status transmitted by the Tx-Link
                                                         XON when RX_FIFO_CNT <= RX_FIFO_HWM and lane alignment is done */
	uint64_t rx_link_fc                   : 1;  /**< Link flow control status received in burst/idle control words.
                                                         XOFF will cause Tx-Link to stop transmitting on all channels. */
	uint64_t rx_align_ena                 : 1;  /**< Enable the lane alignment.  This should only be done after all
                                                         enabled lanes have achieved word boundary lock and scrambler
                                                         synchronization.  Note: Hardware will clear this when any
                                                         participating lane loses either word boundary lock or scrambler
                                                         synchronization */
	uint64_t reserved_8_15                : 8;
	uint64_t rx_bdry_lock_ena             : 8;  /**< Enable word boundary lock.  While disabled, received data is
                                                         tossed.  Once enabled,  received data is searched for legal
                                                         2bit patterns.  Automatically cleared for disabled lanes. */
#else
	uint64_t rx_bdry_lock_ena             : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t rx_align_ena                 : 1;
	uint64_t rx_link_fc                   : 1;
	uint64_t tx_link_fc                   : 1;
	uint64_t la_mode                      : 1;
	uint64_t pkt_ena                      : 1;
	uint64_t pkt_flush                    : 1;
	uint64_t rx_fifo_max                  : 12;
	uint64_t reserved_34_35               : 2;
	uint64_t rx_fifo_hwm                  : 12;
	uint64_t reserved_48_49               : 2;
	uint64_t rx_fifo_cnt                  : 12;
	uint64_t reserved_62_63               : 2;
#endif
	} s;
	struct cvmx_ilk_rxx_cfg1_s            cn68xx;
	struct cvmx_ilk_rxx_cfg1_s            cn68xxp1;
};
typedef union cvmx_ilk_rxx_cfg1 cvmx_ilk_rxx_cfg1_t;

/**
 * cvmx_ilk_rx#_flow_ctl0
 */
union cvmx_ilk_rxx_flow_ctl0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_flow_ctl0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t status                       : 64; /**< Flow control status for port-pipes 63-0, where a 1 indicates
                                                         the presence of backpressure (ie. XOFF) and 0 indicates the
                                                         absence of backpressure (ie. XON) */
#else
	uint64_t status                       : 64;
#endif
	} s;
	struct cvmx_ilk_rxx_flow_ctl0_s       cn68xx;
	struct cvmx_ilk_rxx_flow_ctl0_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_flow_ctl0 cvmx_ilk_rxx_flow_ctl0_t;

/**
 * cvmx_ilk_rx#_flow_ctl1
 */
union cvmx_ilk_rxx_flow_ctl1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_flow_ctl1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t status                       : 64; /**< Flow control status for port-pipes 127-64, where a 1 indicates
                                                         the presence of backpressure (ie. XOFF) and 0 indicates the
                                                         absence of backpressure (ie. XON) */
#else
	uint64_t status                       : 64;
#endif
	} s;
	struct cvmx_ilk_rxx_flow_ctl1_s       cn68xx;
	struct cvmx_ilk_rxx_flow_ctl1_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_flow_ctl1 cvmx_ilk_rxx_flow_ctl1_t;

/**
 * cvmx_ilk_rx#_idx_cal
 */
union cvmx_ilk_rxx_idx_cal {
	uint64_t u64;
	struct cvmx_ilk_rxx_idx_cal_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_14_63               : 50;
	uint64_t inc                          : 6;  /**< Increment to add to current index for next index. NOTE:
                                                         Increment performed after access to   ILK_RXx_MEM_CAL1 */
	uint64_t reserved_6_7                 : 2;
	uint64_t index                        : 6;  /**< Specify the group of 8 entries accessed by the next CSR
                                                         read/write to calendar table memory.  Software must never write
                                                         IDX >= 36 */
#else
	uint64_t index                        : 6;
	uint64_t reserved_6_7                 : 2;
	uint64_t inc                          : 6;
	uint64_t reserved_14_63               : 50;
#endif
	} s;
	struct cvmx_ilk_rxx_idx_cal_s         cn68xx;
	struct cvmx_ilk_rxx_idx_cal_s         cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_cal cvmx_ilk_rxx_idx_cal_t;

/**
 * cvmx_ilk_rx#_idx_stat0
 */
union cvmx_ilk_rxx_idx_stat0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_idx_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t clr                          : 1;  /**< CSR read to ILK_RXx_MEM_STAT0 clears the selected counter after
                                                         returning its current value. */
	uint64_t reserved_24_30               : 7;
	uint64_t inc                          : 8;  /**< Increment to add to current index for next index */
	uint64_t reserved_8_15                : 8;
	uint64_t index                        : 8;  /**< Specify the channel accessed during the next CSR read to the
                                                         ILK_RXx_MEM_STAT0 */
#else
	uint64_t index                        : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t inc                          : 8;
	uint64_t reserved_24_30               : 7;
	uint64_t clr                          : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_ilk_rxx_idx_stat0_s       cn68xx;
	struct cvmx_ilk_rxx_idx_stat0_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_stat0 cvmx_ilk_rxx_idx_stat0_t;

/**
 * cvmx_ilk_rx#_idx_stat1
 */
union cvmx_ilk_rxx_idx_stat1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_idx_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t clr                          : 1;  /**< CSR read to ILK_RXx_MEM_STAT1 clears the selected counter after
                                                         returning its current value. */
	uint64_t reserved_24_30               : 7;
	uint64_t inc                          : 8;  /**< Increment to add to current index for next index */
	uint64_t reserved_8_15                : 8;
	uint64_t index                        : 8;  /**< Specify the channel accessed during the next CSR read to the
                                                         ILK_RXx_MEM_STAT1 */
#else
	uint64_t index                        : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t inc                          : 8;
	uint64_t reserved_24_30               : 7;
	uint64_t clr                          : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_ilk_rxx_idx_stat1_s       cn68xx;
	struct cvmx_ilk_rxx_idx_stat1_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_idx_stat1 cvmx_ilk_rxx_idx_stat1_t;

/**
 * cvmx_ilk_rx#_int
 */
union cvmx_ilk_rxx_int {
	uint64_t u64;
	struct cvmx_ilk_rxx_int_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_9_63                : 55;
	uint64_t pkt_drop_sop                 : 1;  /**< Entire packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX,
                                                         lack of reassembly-ids or because ILK_RXX_CFG1[PKT_ENA]=0      | $RW
                                                         because ILK_RXX_CFG1[PKT_ENA]=0

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t pkt_drop_rid                 : 1;  /**< Entire packet dropped due to the lack of reassembly-ids or
                                                         because ILK_RXX_CFG1[PKT_ENA]=0 */
	uint64_t pkt_drop_rxf                 : 1;  /**< Some/all of a packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX */
	uint64_t lane_bad_word                : 1;  /**< A lane encountered either a bad 64B/67B codeword or an unknown
                                                         control word type. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t lane_align_done              : 1;  /**< Lane alignment successful */
	uint64_t word_sync_done               : 1;  /**< All enabled lanes have achieved word boundary lock and
                                                         scrambler synchronization.  Lane alignment may now be enabled. */
	uint64_t crc24_err                    : 1;  /**< Burst CRC24 error.  All open packets will be receive an error. */
	uint64_t lane_align_fail              : 1;  /**< Lane Alignment fails (4 tries).  Hardware will repeat lane
                                                         alignment until is succeeds or until ILK_RXx_CFG1[RX_ALIGN_ENA]
                                                         is cleared. */
#else
	uint64_t lane_align_fail              : 1;
	uint64_t crc24_err                    : 1;
	uint64_t word_sync_done               : 1;
	uint64_t lane_align_done              : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t lane_bad_word                : 1;
	uint64_t pkt_drop_rxf                 : 1;
	uint64_t pkt_drop_rid                 : 1;
	uint64_t pkt_drop_sop                 : 1;
	uint64_t reserved_9_63                : 55;
#endif
	} s;
	struct cvmx_ilk_rxx_int_s             cn68xx;
	struct cvmx_ilk_rxx_int_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_8_63                : 56;
	uint64_t pkt_drop_rid                 : 1;  /**< Entire packet dropped due to the lack of reassembly-ids or
                                                         because ILK_RXX_CFG1[PKT_ENA]=0 */
	uint64_t pkt_drop_rxf                 : 1;  /**< Some/all of a packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX */
	uint64_t lane_bad_word                : 1;  /**< A lane encountered either a bad 64B/67B codeword or an unknown
                                                         control word type. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t lane_align_done              : 1;  /**< Lane alignment successful */
	uint64_t word_sync_done               : 1;  /**< All enabled lanes have achieved word boundary lock and
                                                         scrambler synchronization.  Lane alignment may now be enabled. */
	uint64_t crc24_err                    : 1;  /**< Burst CRC24 error.  All open packets will be receive an error. */
	uint64_t lane_align_fail              : 1;  /**< Lane Alignment fails (4 tries).  Hardware will repeat lane
                                                         alignment until is succeeds or until ILK_RXx_CFG1[RX_ALIGN_ENA]
                                                         is cleared. */
#else
	uint64_t lane_align_fail              : 1;
	uint64_t crc24_err                    : 1;
	uint64_t word_sync_done               : 1;
	uint64_t lane_align_done              : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t lane_bad_word                : 1;
	uint64_t pkt_drop_rxf                 : 1;
	uint64_t pkt_drop_rid                 : 1;
	uint64_t reserved_8_63                : 56;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_int cvmx_ilk_rxx_int_t;

/**
 * cvmx_ilk_rx#_int_en
 */
union cvmx_ilk_rxx_int_en {
	uint64_t u64;
	struct cvmx_ilk_rxx_int_en_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_9_63                : 55;
	uint64_t pkt_drop_sop                 : 1;  /**< Entire packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX,
                                                         lack of reassembly-ids or because ILK_RXX_CFG1[PKT_ENA]=0      | $PRW
                                                         because ILK_RXX_CFG1[PKT_ENA]=0

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t pkt_drop_rid                 : 1;  /**< Entire packet dropped due to the lack of reassembly-ids or
                                                         because ILK_RXX_CFG1[PKT_ENA]=0 */
	uint64_t pkt_drop_rxf                 : 1;  /**< Some/all of a packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX */
	uint64_t lane_bad_word                : 1;  /**< A lane encountered either a bad 64B/67B codeword or an unknown
                                                         control word type. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t lane_align_done              : 1;  /**< Lane alignment successful */
	uint64_t word_sync_done               : 1;  /**< All enabled lanes have achieved word boundary lock and
                                                         scrambler synchronization.  Lane alignment may now be enabled. */
	uint64_t crc24_err                    : 1;  /**< Burst CRC24 error.  All open packets will be receive an error. */
	uint64_t lane_align_fail              : 1;  /**< Lane Alignment fails (4 tries) */
#else
	uint64_t lane_align_fail              : 1;
	uint64_t crc24_err                    : 1;
	uint64_t word_sync_done               : 1;
	uint64_t lane_align_done              : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t lane_bad_word                : 1;
	uint64_t pkt_drop_rxf                 : 1;
	uint64_t pkt_drop_rid                 : 1;
	uint64_t pkt_drop_sop                 : 1;
	uint64_t reserved_9_63                : 55;
#endif
	} s;
	struct cvmx_ilk_rxx_int_en_s          cn68xx;
	struct cvmx_ilk_rxx_int_en_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_8_63                : 56;
	uint64_t pkt_drop_rid                 : 1;  /**< Entire packet dropped due to the lack of reassembly-ids or
                                                         because ILK_RXX_CFG1[PKT_ENA]=0 */
	uint64_t pkt_drop_rxf                 : 1;  /**< Some/all of a packet dropped due to RX_FIFO_CNT == RX_FIFO_MAX */
	uint64_t lane_bad_word                : 1;  /**< A lane encountered either a bad 64B/67B codeword or an unknown
                                                         control word type. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t lane_align_done              : 1;  /**< Lane alignment successful */
	uint64_t word_sync_done               : 1;  /**< All enabled lanes have achieved word boundary lock and
                                                         scrambler synchronization.  Lane alignment may now be enabled. */
	uint64_t crc24_err                    : 1;  /**< Burst CRC24 error.  All open packets will be receive an error. */
	uint64_t lane_align_fail              : 1;  /**< Lane Alignment fails (4 tries) */
#else
	uint64_t lane_align_fail              : 1;
	uint64_t crc24_err                    : 1;
	uint64_t word_sync_done               : 1;
	uint64_t lane_align_done              : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t lane_bad_word                : 1;
	uint64_t pkt_drop_rxf                 : 1;
	uint64_t pkt_drop_rid                 : 1;
	uint64_t reserved_8_63                : 56;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_int_en cvmx_ilk_rxx_int_en_t;

/**
 * cvmx_ilk_rx#_jabber
 */
union cvmx_ilk_rxx_jabber {
	uint64_t u64;
	struct cvmx_ilk_rxx_jabber_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t cnt                          : 16; /**< Byte count for jabber check.   Failing packets will be
                                                         truncated to CNT bytes.

                                                         NOTE: Hardware tracks the size of up to two concurrent packet
                                                         per link.  If using segment mode with more than 2 channels,
                                                         some large packets may not be flagged or truncated.

                                                         NOTE: CNT must be 8-byte aligned such that CNT[2:0] == 0 */
#else
	uint64_t cnt                          : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_ilk_rxx_jabber_s          cn68xx;
	struct cvmx_ilk_rxx_jabber_s          cn68xxp1;
};
typedef union cvmx_ilk_rxx_jabber cvmx_ilk_rxx_jabber_t;

/**
 * cvmx_ilk_rx#_mem_cal0
 *
 * Notes:
 * Software must program the calendar table prior to enabling the
 * link.
 *
 * Software must always write ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1.
 * Software must never write them in reverse order or write one without
 * writing the other.
 *
 * A given calendar table entry has no effect on PKO pipe
 * backpressure when either:
 *  - ENTRY_CTLx=Link (1), or
 *  - ENTRY_CTLx=XON (3) and PORT_PIPEx is outside the range of ILK_TXx_PIPE[BASE/NUMP].
 *
 * Within the 8 calendar table entries of one IDX value, if more
 * than one affects the same PKO pipe, XOFF always wins over XON,
 * regardless of the calendar table order.
 *
 * Software must always read ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1.  Software
 * must never read them in reverse order or read one without reading the
 * other.
 */
union cvmx_ilk_rxx_mem_cal0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_mem_cal0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t entry_ctl3                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+3

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE3.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE3 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE3.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE3. The calendar table entry is
                                                                            effectively unused if PORT_PIPE3 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe3                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+3

                                                         PORT_PIPE3 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL3 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl2                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+2

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE2.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE2 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE2.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE2. The calendar table entry is
                                                                            effectively unused if PORT_PIPE2 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe2                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+2

                                                         PORT_PIPE2 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL2 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl1                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+1

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE1.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE1 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE1.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE1. The calendar table entry is
                                                                            effectively unused if PORT_PIPE1 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe1                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+1

                                                         PORT_PIPE1 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL1 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl0                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+0

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE0.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE0 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE0.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE0. The calendar table entry is
                                                                            effectively unused if PORT_PIPEx is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe0                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+0

                                                         PORT_PIPE0 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL0 is "XOFF" (2) or "PKO port-pipe" (0). */
#else
	uint64_t port_pipe0                   : 7;
	uint64_t entry_ctl0                   : 2;
	uint64_t port_pipe1                   : 7;
	uint64_t entry_ctl1                   : 2;
	uint64_t port_pipe2                   : 7;
	uint64_t entry_ctl2                   : 2;
	uint64_t port_pipe3                   : 7;
	uint64_t entry_ctl3                   : 2;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_rxx_mem_cal0_s        cn68xx;
	struct cvmx_ilk_rxx_mem_cal0_s        cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_cal0 cvmx_ilk_rxx_mem_cal0_t;

/**
 * cvmx_ilk_rx#_mem_cal1
 *
 * Notes:
 * Software must program the calendar table prior to enabling the
 * link.
 *
 * Software must always write ILK_RXx_MEM_CAL0 then ILK_RXx_MEM_CAL1.
 * Software must never write them in reverse order or write one without
 * writing the other.
 *
 * A given calendar table entry has no effect on PKO pipe
 * backpressure when either:
 *  - ENTRY_CTLx=Link (1), or
 *  - ENTRY_CTLx=XON (3) and PORT_PIPEx is outside the range of ILK_TXx_PIPE[BASE/NUMP].
 *
 * Within the 8 calendar table entries of one IDX value, if more
 * than one affects the same PKO pipe, XOFF always wins over XON,
 * regardless of the calendar table order.
 *
 * Software must always read ILK_RXx_MEM_CAL0 then ILK_Rx_MEM_CAL1.  Software
 * must never read them in reverse order or read one without reading the
 * other.
 */
union cvmx_ilk_rxx_mem_cal1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_mem_cal1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t entry_ctl7                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+7

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE7.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE7 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE7.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE7. The calendar table entry is
                                                                            effectively unused if PORT_PIPE3 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe7                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+7

                                                         PORT_PIPE7 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL7 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl6                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+6

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE6.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE6 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE6.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE6. The calendar table entry is
                                                                            effectively unused if PORT_PIPE6 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe6                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+6

                                                         PORT_PIPE6 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL6 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl5                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+5

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE5.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE5 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE5.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE5. The calendar table entry is
                                                                            effectively unused if PORT_PIPE5 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe5                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+5

                                                         PORT_PIPE5 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL5 is "XOFF" (2) or "PKO port-pipe" (0). */
	uint64_t entry_ctl4                   : 2;  /**< XON/XOFF destination for entry (IDX*8)+4

                                                         - 0: PKO port-pipe  Apply backpressure received from the
                                                                            remote tranmitter to the PKO pipe selected
                                                                            by PORT_PIPE4.

                                                         - 1: Link           Apply the backpressure received from the
                                                                            remote transmitter to link backpressure.
                                                                            PORT_PIPE4 is unused.

                                                         - 2: XOFF           Apply XOFF to the PKO pipe selected by
                                                                            PORT_PIPE4.

                                                         - 3: XON            Apply XON to the PKO pipe selected by
                                                                            PORT_PIPE4. The calendar table entry is
                                                                            effectively unused if PORT_PIPE4 is out of
                                                                            range of ILK_TXx_PIPE[BASE/NUMP]. */
	uint64_t port_pipe4                   : 7;  /**< Select PKO port-pipe for calendar table entry (IDX*8)+4

                                                         PORT_PIPE4 must reside in the range of ILK_TXx_PIPE[BASE/NUMP]
                                                         when ENTRY_CTL4 is "XOFF" (2) or "PKO port-pipe" (0). */
#else
	uint64_t port_pipe4                   : 7;
	uint64_t entry_ctl4                   : 2;
	uint64_t port_pipe5                   : 7;
	uint64_t entry_ctl5                   : 2;
	uint64_t port_pipe6                   : 7;
	uint64_t entry_ctl6                   : 2;
	uint64_t port_pipe7                   : 7;
	uint64_t entry_ctl7                   : 2;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_rxx_mem_cal1_s        cn68xx;
	struct cvmx_ilk_rxx_mem_cal1_s        cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_cal1 cvmx_ilk_rxx_mem_cal1_t;

/**
 * cvmx_ilk_rx#_mem_stat0
 */
union cvmx_ilk_rxx_mem_stat0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_mem_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_28_63               : 36;
	uint64_t rx_pkt                       : 28; /**< Number of packets received (256M)
                                                         Channel selected by ILK_RXx_IDX_STAT0[IDX].  Saturates.
                                                         Interrupt on saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t rx_pkt                       : 28;
	uint64_t reserved_28_63               : 36;
#endif
	} s;
	struct cvmx_ilk_rxx_mem_stat0_s       cn68xx;
	struct cvmx_ilk_rxx_mem_stat0_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_stat0 cvmx_ilk_rxx_mem_stat0_t;

/**
 * cvmx_ilk_rx#_mem_stat1
 */
union cvmx_ilk_rxx_mem_stat1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_mem_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t rx_bytes                     : 36; /**< Number of bytes received (64GB)
                                                         Channel selected by ILK_RXx_IDX_STAT1[IDX].    Saturates.
                                                         Interrupt on saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t rx_bytes                     : 36;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_rxx_mem_stat1_s       cn68xx;
	struct cvmx_ilk_rxx_mem_stat1_s       cn68xxp1;
};
typedef union cvmx_ilk_rxx_mem_stat1 cvmx_ilk_rxx_mem_stat1_t;

/**
 * cvmx_ilk_rx#_rid
 */
union cvmx_ilk_rxx_rid {
	uint64_t u64;
	struct cvmx_ilk_rxx_rid_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_6_63                : 58;
	uint64_t max_cnt                      : 6;  /**< Maximum number of reassembly-ids allowed for a given link.  If
                                                         an SOP arrives and the link has already allocated at least
                                                         MAX_CNT reassembly-ids, the packet will be dropped.

                                                         Note: An an SOP allocates a reassembly-ids.
                                                         Note: An an EOP frees a reassembly-ids.

                                                         ***NOTE: Added in pass 2.0 */
#else
	uint64_t max_cnt                      : 6;
	uint64_t reserved_6_63                : 58;
#endif
	} s;
	struct cvmx_ilk_rxx_rid_s             cn68xx;
};
typedef union cvmx_ilk_rxx_rid cvmx_ilk_rxx_rid_t;

/**
 * cvmx_ilk_rx#_stat0
 */
union cvmx_ilk_rxx_stat0 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_33_63               : 31;
	uint64_t crc24_match_cnt              : 33; /**< Number of CRC24 matches received.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t crc24_match_cnt              : 33;
	uint64_t reserved_33_63               : 31;
#endif
	} s;
	struct cvmx_ilk_rxx_stat0_s           cn68xx;
	struct cvmx_ilk_rxx_stat0_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_27_63               : 37;
	uint64_t crc24_match_cnt              : 27; /**< Number of CRC24 matches received.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t crc24_match_cnt              : 27;
	uint64_t reserved_27_63               : 37;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat0 cvmx_ilk_rxx_stat0_t;

/**
 * cvmx_ilk_rx#_stat1
 */
union cvmx_ilk_rxx_stat1 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t crc24_err_cnt                : 18; /**< Number of bursts with a detected CRC error.  Saturates.
                                                         Interrupt on saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t crc24_err_cnt                : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rxx_stat1_s           cn68xx;
	struct cvmx_ilk_rxx_stat1_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat1 cvmx_ilk_rxx_stat1_t;

/**
 * cvmx_ilk_rx#_stat2
 */
union cvmx_ilk_rxx_stat2 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat2_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_48_63               : 16;
	uint64_t brst_not_full_cnt            : 16; /**< Number of bursts received which terminated without an eop and
                                                         contained fewer than BurstMax words.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
	uint64_t reserved_28_31               : 4;
	uint64_t brst_cnt                     : 28; /**< Number of bursts correctly received. (ie. good CRC24, not in
                                                         violation of BurstMax or BurstShort) */
#else
	uint64_t brst_cnt                     : 28;
	uint64_t reserved_28_31               : 4;
	uint64_t brst_not_full_cnt            : 16;
	uint64_t reserved_48_63               : 16;
#endif
	} s;
	struct cvmx_ilk_rxx_stat2_s           cn68xx;
	struct cvmx_ilk_rxx_stat2_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_48_63               : 16;
	uint64_t brst_not_full_cnt            : 16; /**< Number of bursts received which terminated without an eop and
                                                         contained fewer than BurstMax words.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
	uint64_t reserved_16_31               : 16;
	uint64_t brst_cnt                     : 16; /**< Number of bursts correctly received. (ie. good CRC24, not in
                                                         violation of BurstMax or BurstShort) */
#else
	uint64_t brst_cnt                     : 16;
	uint64_t reserved_16_31               : 16;
	uint64_t brst_not_full_cnt            : 16;
	uint64_t reserved_48_63               : 16;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat2 cvmx_ilk_rxx_stat2_t;

/**
 * cvmx_ilk_rx#_stat3
 */
union cvmx_ilk_rxx_stat3 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat3_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t brst_max_err_cnt             : 16; /**< Number of bursts received longer than the BurstMax parameter */
#else
	uint64_t brst_max_err_cnt             : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_ilk_rxx_stat3_s           cn68xx;
	struct cvmx_ilk_rxx_stat3_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat3 cvmx_ilk_rxx_stat3_t;

/**
 * cvmx_ilk_rx#_stat4
 */
union cvmx_ilk_rxx_stat4 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat4_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t brst_shrt_err_cnt            : 16; /**< Number of bursts received that violate the BurstShort
                                                         parameter.  Saturates.  Interrupt on saturation if
                                                         ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t brst_shrt_err_cnt            : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_ilk_rxx_stat4_s           cn68xx;
	struct cvmx_ilk_rxx_stat4_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat4 cvmx_ilk_rxx_stat4_t;

/**
 * cvmx_ilk_rx#_stat5
 */
union cvmx_ilk_rxx_stat5 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat5_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_23_63               : 41;
	uint64_t align_cnt                    : 23; /**< Number of alignment sequences received  (ie. those that do not
                                                         violate the current alignment).  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t align_cnt                    : 23;
	uint64_t reserved_23_63               : 41;
#endif
	} s;
	struct cvmx_ilk_rxx_stat5_s           cn68xx;
	struct cvmx_ilk_rxx_stat5_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t align_cnt                    : 16; /**< Number of alignment sequences received  (ie. those that do not
                                                         violate the current alignment).  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t align_cnt                    : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat5 cvmx_ilk_rxx_stat5_t;

/**
 * cvmx_ilk_rx#_stat6
 */
union cvmx_ilk_rxx_stat6 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat6_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t align_err_cnt                : 16; /**< Number of alignment sequences received in error (ie. those that
                                                         violate the current alignment).  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t align_err_cnt                : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_ilk_rxx_stat6_s           cn68xx;
	struct cvmx_ilk_rxx_stat6_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat6 cvmx_ilk_rxx_stat6_t;

/**
 * cvmx_ilk_rx#_stat7
 */
union cvmx_ilk_rxx_stat7 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat7_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_16_63               : 48;
	uint64_t bad_64b67b_cnt               : 16; /**< Number of bad 64B/67B codewords.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t bad_64b67b_cnt               : 16;
	uint64_t reserved_16_63               : 48;
#endif
	} s;
	struct cvmx_ilk_rxx_stat7_s           cn68xx;
	struct cvmx_ilk_rxx_stat7_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat7 cvmx_ilk_rxx_stat7_t;

/**
 * cvmx_ilk_rx#_stat8
 */
union cvmx_ilk_rxx_stat8 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat8_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t pkt_drop_rid_cnt             : 16; /**< Number of packets dropped due to the lack of reassembly-ids or
                                                         because ILK_RXX_CFG1[PKT_ENA]=0.  Saturates.  Interrupt on
                                                         saturation if ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
	uint64_t pkt_drop_rxf_cnt             : 16; /**< Number of packets dropped due to RX_FIFO_CNT >= RX_FIFO_MAX.
                                                         Saturates.  Interrupt on saturation if
                                                         ILK_RXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t pkt_drop_rxf_cnt             : 16;
	uint64_t pkt_drop_rid_cnt             : 16;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_ilk_rxx_stat8_s           cn68xx;
	struct cvmx_ilk_rxx_stat8_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat8 cvmx_ilk_rxx_stat8_t;

/**
 * cvmx_ilk_rx#_stat9
 */
union cvmx_ilk_rxx_stat9 {
	uint64_t u64;
	struct cvmx_ilk_rxx_stat9_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_0_63                : 64;
#else
	uint64_t reserved_0_63                : 64;
#endif
	} s;
	struct cvmx_ilk_rxx_stat9_s           cn68xx;
	struct cvmx_ilk_rxx_stat9_s           cn68xxp1;
};
typedef union cvmx_ilk_rxx_stat9 cvmx_ilk_rxx_stat9_t;

/**
 * cvmx_ilk_rx_lne#_cfg
 */
union cvmx_ilk_rx_lnex_cfg {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_cfg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_9_63                : 55;
	uint64_t rx_dis_psh_skip              : 1;  /**< When RX_DIS_PSH_SKIP=0, skip words are de-stripped.
                                                         When RX_DIS_PSH_SKIP=1, skip words are discarded in the lane
                                                         logic.

                                                         If the lane is in internal loopback mode, RX_DIS_PSH_SKIP
                                                         is ignored and skip words are always discarded in the lane
                                                         logic.

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t reserved_6_7                 : 2;
	uint64_t rx_scrm_sync                 : 1;  /**< Rx scrambler synchronization status

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t rx_bdry_sync                 : 1;  /**< Rx word boundary sync status */
	uint64_t rx_dis_ukwn                  : 1;  /**< Disable normal response to unknown words.  They are still
                                                         logged but do not cause an error to all open channels */
	uint64_t rx_dis_scram                 : 1;  /**< Disable lane scrambler (debug) */
	uint64_t stat_rdclr                   : 1;  /**< CSR read to ILK_RX_LNEx_STAT* clears the selected counter after
                                                         returning its current value. */
	uint64_t stat_ena                     : 1;  /**< Enable RX lane statistics counters */
#else
	uint64_t stat_ena                     : 1;
	uint64_t stat_rdclr                   : 1;
	uint64_t rx_dis_scram                 : 1;
	uint64_t rx_dis_ukwn                  : 1;
	uint64_t rx_bdry_sync                 : 1;
	uint64_t rx_scrm_sync                 : 1;
	uint64_t reserved_6_7                 : 2;
	uint64_t rx_dis_psh_skip              : 1;
	uint64_t reserved_9_63                : 55;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_cfg_s         cn68xx;
	struct cvmx_ilk_rx_lnex_cfg_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_5_63                : 59;
	uint64_t rx_bdry_sync                 : 1;  /**< Rx word boundary sync status */
	uint64_t rx_dis_ukwn                  : 1;  /**< Disable normal response to unknown words.  They are still
                                                         logged but do not cause an error to all open channels */
	uint64_t rx_dis_scram                 : 1;  /**< Disable lane scrambler (debug) */
	uint64_t stat_rdclr                   : 1;  /**< CSR read to ILK_RX_LNEx_STAT* clears the selected counter after
                                                         returning its current value. */
	uint64_t stat_ena                     : 1;  /**< Enable RX lane statistics counters */
#else
	uint64_t stat_ena                     : 1;
	uint64_t stat_rdclr                   : 1;
	uint64_t rx_dis_scram                 : 1;
	uint64_t rx_dis_ukwn                  : 1;
	uint64_t rx_bdry_sync                 : 1;
	uint64_t reserved_5_63                : 59;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_cfg cvmx_ilk_rx_lnex_cfg_t;

/**
 * cvmx_ilk_rx_lne#_int
 */
union cvmx_ilk_rx_lnex_int {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_int_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_9_63                : 55;
	uint64_t bad_64b67b                   : 1;  /**< Bad 64B/67B codeword encountered.  Once the bad word reaches
                                                         the burst control unit (as deonted by
                                                         ILK_RXx_INT[LANE_BAD_WORD]) it will be tossed and all open
                                                         packets will receive an error. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Rx lane statistic counter overflow */
	uint64_t stat_msg                     : 1;  /**< Status bits for the link or a lane transitioned from a '1'
                                                         (healthy) to a '0' (problem) */
	uint64_t dskew_fifo_ovfl              : 1;  /**< Rx deskew fifo overflow occurred. */
	uint64_t scrm_sync_loss               : 1;  /**< 4 consecutive bad sync words or 3 consecutive scramble state
                                                         mismatches */
	uint64_t ukwn_cntl_word               : 1;  /**< Unknown framing control word. Block type does not match any of
                                                         (SYNC,SCRAM,SKIP,DIAG) */
	uint64_t crc32_err                    : 1;  /**< Diagnostic CRC32 errors */
	uint64_t bdry_sync_loss               : 1;  /**< Rx logic loses word boundary sync (16 tries).  Hardware will
                                                         automatically attempt to regain word boundary sync */
	uint64_t serdes_lock_loss             : 1;  /**< Rx SERDES loses lock */
#else
	uint64_t serdes_lock_loss             : 1;
	uint64_t bdry_sync_loss               : 1;
	uint64_t crc32_err                    : 1;
	uint64_t ukwn_cntl_word               : 1;
	uint64_t scrm_sync_loss               : 1;
	uint64_t dskew_fifo_ovfl              : 1;
	uint64_t stat_msg                     : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t bad_64b67b                   : 1;
	uint64_t reserved_9_63                : 55;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_int_s         cn68xx;
	struct cvmx_ilk_rx_lnex_int_s         cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_int cvmx_ilk_rx_lnex_int_t;

/**
 * cvmx_ilk_rx_lne#_int_en
 */
union cvmx_ilk_rx_lnex_int_en {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_int_en_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_9_63                : 55;
	uint64_t bad_64b67b                   : 1;  /**< Bad 64B/67B codeword encountered.  Once the bad word reaches
                                                         the burst control unit (as deonted by
                                                         ILK_RXx_INT[LANE_BAD_WORD]) it will be tossed and all open
                                                         packets will receive an error. */
	uint64_t stat_cnt_ovfl                : 1;  /**< Rx lane statistic counter overflow */
	uint64_t stat_msg                     : 1;  /**< Status bits for the link or a lane transitioned from a '1'
                                                         (healthy) to a '0' (problem) */
	uint64_t dskew_fifo_ovfl              : 1;  /**< Rx deskew fifo overflow occurred. */
	uint64_t scrm_sync_loss               : 1;  /**< 4 consecutive bad sync words or 3 consecutive scramble state
                                                         mismatches */
	uint64_t ukwn_cntl_word               : 1;  /**< Unknown framing control word. Block type does not match any of
                                                         (SYNC,SCRAM,SKIP,DIAG) */
	uint64_t crc32_err                    : 1;  /**< Diagnostic CRC32 error */
	uint64_t bdry_sync_loss               : 1;  /**< Rx logic loses word boundary sync (16 tries).  Hardware will
                                                         automatically attempt to regain word boundary sync */
	uint64_t serdes_lock_loss             : 1;  /**< Rx SERDES loses lock */
#else
	uint64_t serdes_lock_loss             : 1;
	uint64_t bdry_sync_loss               : 1;
	uint64_t crc32_err                    : 1;
	uint64_t ukwn_cntl_word               : 1;
	uint64_t scrm_sync_loss               : 1;
	uint64_t dskew_fifo_ovfl              : 1;
	uint64_t stat_msg                     : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t bad_64b67b                   : 1;
	uint64_t reserved_9_63                : 55;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_int_en_s      cn68xx;
	struct cvmx_ilk_rx_lnex_int_en_s      cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_int_en cvmx_ilk_rx_lnex_int_en_t;

/**
 * cvmx_ilk_rx_lne#_stat0
 */
union cvmx_ilk_rx_lnex_stat0 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t ser_lock_loss_cnt            : 18; /**< Number of times the lane lost clock-data-recovery.
                                                         Saturates.  Interrupt on saturation if
                                                         ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t ser_lock_loss_cnt            : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat0_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat0_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat0 cvmx_ilk_rx_lnex_stat0_t;

/**
 * cvmx_ilk_rx_lne#_stat1
 */
union cvmx_ilk_rx_lnex_stat1 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t bdry_sync_loss_cnt           : 18; /**< Number of times a lane lost word boundary synchronization.
                                                         Saturates.  Interrupt on saturation if
                                                         ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t bdry_sync_loss_cnt           : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat1_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat1_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat1 cvmx_ilk_rx_lnex_stat1_t;

/**
 * cvmx_ilk_rx_lne#_stat2
 */
union cvmx_ilk_rx_lnex_stat2 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat2_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_50_63               : 14;
	uint64_t syncw_good_cnt               : 18; /**< Number of good synchronization words.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
	uint64_t reserved_18_31               : 14;
	uint64_t syncw_bad_cnt                : 18; /**< Number of bad synchronization words.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t syncw_bad_cnt                : 18;
	uint64_t reserved_18_31               : 14;
	uint64_t syncw_good_cnt               : 18;
	uint64_t reserved_50_63               : 14;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat2_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat2_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat2 cvmx_ilk_rx_lnex_stat2_t;

/**
 * cvmx_ilk_rx_lne#_stat3
 */
union cvmx_ilk_rx_lnex_stat3 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat3_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t bad_64b67b_cnt               : 18; /**< Number of bad 64B/67B words, meaning bit 65 or 64 has been
                                                         corrupted.  Saturates.  Interrupt on saturation if
                                                         ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t bad_64b67b_cnt               : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat3_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat3_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat3 cvmx_ilk_rx_lnex_stat3_t;

/**
 * cvmx_ilk_rx_lne#_stat4
 */
union cvmx_ilk_rx_lnex_stat4 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat4_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_59_63               : 5;
	uint64_t cntl_word_cnt                : 27; /**< Number of control words received.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
	uint64_t reserved_27_31               : 5;
	uint64_t data_word_cnt                : 27; /**< Number of data words received.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t data_word_cnt                : 27;
	uint64_t reserved_27_31               : 5;
	uint64_t cntl_word_cnt                : 27;
	uint64_t reserved_59_63               : 5;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat4_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat4_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat4 cvmx_ilk_rx_lnex_stat4_t;

/**
 * cvmx_ilk_rx_lne#_stat5
 */
union cvmx_ilk_rx_lnex_stat5 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat5_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t unkwn_word_cnt               : 18; /**< Number of unknown control words.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t unkwn_word_cnt               : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat5_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat5_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat5 cvmx_ilk_rx_lnex_stat5_t;

/**
 * cvmx_ilk_rx_lne#_stat6
 */
union cvmx_ilk_rx_lnex_stat6 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat6_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t scrm_sync_loss_cnt           : 18; /**< Number of times scrambler synchronization was lost (due to
                                                         either 4 consecutive bad sync words or 3 consecutive scrambler
                                                         state mismatches).  Saturates.  Interrupt on saturation if
                                                         ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t scrm_sync_loss_cnt           : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat6_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat6_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat6 cvmx_ilk_rx_lnex_stat6_t;

/**
 * cvmx_ilk_rx_lne#_stat7
 */
union cvmx_ilk_rx_lnex_stat7 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat7_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t scrm_match_cnt               : 18; /**< Number of scrambler state matches received.  Saturates.
                                                         Interrupt on saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t scrm_match_cnt               : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat7_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat7_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat7 cvmx_ilk_rx_lnex_stat7_t;

/**
 * cvmx_ilk_rx_lne#_stat8
 */
union cvmx_ilk_rx_lnex_stat8 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat8_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_18_63               : 46;
	uint64_t skipw_good_cnt               : 18; /**< Number of good skip words.  Saturates.  Interrupt on saturation
                                                         if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t skipw_good_cnt               : 18;
	uint64_t reserved_18_63               : 46;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat8_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat8_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat8 cvmx_ilk_rx_lnex_stat8_t;

/**
 * cvmx_ilk_rx_lne#_stat9
 */
union cvmx_ilk_rx_lnex_stat9 {
	uint64_t u64;
	struct cvmx_ilk_rx_lnex_stat9_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_50_63               : 14;
	uint64_t crc32_err_cnt                : 18; /**< Number of errors in the lane CRC.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
	uint64_t reserved_27_31               : 5;
	uint64_t crc32_match_cnt              : 27; /**< Number of CRC32 matches received.  Saturates.  Interrupt on
                                                         saturation if ILK_RX_LNEX_INT_EN[STAT_CNT_OVFL]=1 */
#else
	uint64_t crc32_match_cnt              : 27;
	uint64_t reserved_27_31               : 5;
	uint64_t crc32_err_cnt                : 18;
	uint64_t reserved_50_63               : 14;
#endif
	} s;
	struct cvmx_ilk_rx_lnex_stat9_s       cn68xx;
	struct cvmx_ilk_rx_lnex_stat9_s       cn68xxp1;
};
typedef union cvmx_ilk_rx_lnex_stat9 cvmx_ilk_rx_lnex_stat9_t;

/**
 * cvmx_ilk_rxf_idx_pmap
 */
union cvmx_ilk_rxf_idx_pmap {
	uint64_t u64;
	struct cvmx_ilk_rxf_idx_pmap_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_25_63               : 39;
	uint64_t inc                          : 9;  /**< Increment to add to current index for next index. */
	uint64_t reserved_9_15                : 7;
	uint64_t index                        : 9;  /**< Specify the link/channel accessed by the next CSR read/write to
                                                         port map memory.   IDX[8]=link, IDX[7:0]=channel */
#else
	uint64_t index                        : 9;
	uint64_t reserved_9_15                : 7;
	uint64_t inc                          : 9;
	uint64_t reserved_25_63               : 39;
#endif
	} s;
	struct cvmx_ilk_rxf_idx_pmap_s        cn68xx;
	struct cvmx_ilk_rxf_idx_pmap_s        cn68xxp1;
};
typedef union cvmx_ilk_rxf_idx_pmap cvmx_ilk_rxf_idx_pmap_t;

/**
 * cvmx_ilk_rxf_mem_pmap
 */
union cvmx_ilk_rxf_mem_pmap {
	uint64_t u64;
	struct cvmx_ilk_rxf_mem_pmap_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_6_63                : 58;
	uint64_t port_kind                    : 6;  /**< Specify the port-kind for the link/channel selected by
                                                         ILK_IDX_PMAP[IDX] */
#else
	uint64_t port_kind                    : 6;
	uint64_t reserved_6_63                : 58;
#endif
	} s;
	struct cvmx_ilk_rxf_mem_pmap_s        cn68xx;
	struct cvmx_ilk_rxf_mem_pmap_s        cn68xxp1;
};
typedef union cvmx_ilk_rxf_mem_pmap cvmx_ilk_rxf_mem_pmap_t;

/**
 * cvmx_ilk_ser_cfg
 */
union cvmx_ilk_ser_cfg {
	uint64_t u64;
	struct cvmx_ilk_ser_cfg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_57_63               : 7;
	uint64_t ser_rxpol_auto               : 1;  /**< Serdes lane receive polarity auto detection mode */
	uint64_t reserved_48_55               : 8;
	uint64_t ser_rxpol                    : 8;  /**< Serdes lane receive polarity
                                                         - 0: rx without inversion
                                                         - 1: rx with inversion */
	uint64_t reserved_32_39               : 8;
	uint64_t ser_txpol                    : 8;  /**< Serdes lane transmit polarity
                                                         - 0: tx without inversion
                                                         - 1: tx with inversion */
	uint64_t reserved_16_23               : 8;
	uint64_t ser_reset_n                  : 8;  /**< Serdes lane reset */
	uint64_t reserved_6_7                 : 2;
	uint64_t ser_pwrup                    : 2;  /**< Serdes modules (QLM) power up. */
	uint64_t reserved_2_3                 : 2;
	uint64_t ser_haul                     : 2;  /**< Serdes module (QLM) haul mode */
#else
	uint64_t ser_haul                     : 2;
	uint64_t reserved_2_3                 : 2;
	uint64_t ser_pwrup                    : 2;
	uint64_t reserved_6_7                 : 2;
	uint64_t ser_reset_n                  : 8;
	uint64_t reserved_16_23               : 8;
	uint64_t ser_txpol                    : 8;
	uint64_t reserved_32_39               : 8;
	uint64_t ser_rxpol                    : 8;
	uint64_t reserved_48_55               : 8;
	uint64_t ser_rxpol_auto               : 1;
	uint64_t reserved_57_63               : 7;
#endif
	} s;
	struct cvmx_ilk_ser_cfg_s             cn68xx;
	struct cvmx_ilk_ser_cfg_s             cn68xxp1;
};
typedef union cvmx_ilk_ser_cfg cvmx_ilk_ser_cfg_t;

/**
 * cvmx_ilk_tx#_cfg0
 */
union cvmx_ilk_txx_cfg0 {
	uint64_t u64;
	struct cvmx_ilk_txx_cfg0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t ext_lpbk_fc                  : 1;  /**< Enable Rx-Tx flowcontrol loopback (external) */
	uint64_t ext_lpbk                     : 1;  /**< Enable Rx-Tx data loopback (external). Note that with differing
                                                         transmit & receive clocks, skip word are  inserted/deleted */
	uint64_t int_lpbk                     : 1;  /**< Enable Tx-Rx loopback (internal) */
	uint64_t reserved_57_60               : 4;
	uint64_t ptrn_mode                    : 1;  /**< Enable programmable test pattern mode.  This mode allows
                                                         software to send a packet containing a programmable pattern.
                                                         While in this mode, the scramblers and disparity inversion will
                                                         be disabled.  In addition, no framing layer control words will
                                                         be transmitted (ie. no SYNC, scrambler state, skip, or
                                                         diagnostic words will be transmitted).

                                                         NOTE: Software must first write ILK_TXX_CFG0[LANE_ENA]=0 before
                                                         enabling/disabling this mode. */
	uint64_t reserved_55_55               : 1;
	uint64_t lnk_stats_ena                : 1;  /**< Enable link statistics counters */
	uint64_t mltuse_fc_ena                : 1;  /**< When set, the multi-use field of control words will contain
                                                         flow control status.  Otherwise, the multi-use field will
                                                         contain ILK_TXX_CFG1[TX_MLTUSE] */
	uint64_t cal_ena                      : 1;  /**< Enable Tx calendar, else default calendar used:
                                                              First control word:
                                                               Entry 0  = link
                                                               Entry 1  = backpressue id 0
                                                               Entry 2  = backpressue id 1
                                                               ...etc.
                                                            Second control word:
                                                               Entry 15 = link
                                                               Entry 16 = backpressue id 15
                                                               Entry 17 = backpressue id 16
                                                               ...etc.
                                                         This continues until the status for all 64 backpressue ids gets
                                                         transmitted (ie. 0-68 calendar table entries).  The remaining 3
                                                         calendar table entries (ie. 69-71) will always transmit XOFF.

                                                         To disable backpressure completely, enable the calendar table
                                                         and program each calendar table entry to transmit XON */
	uint64_t mfrm_len                     : 13; /**< The quantity of data sent on each lane including one sync word,
                                                         scrambler state, diag word, zero or more skip words, and the
                                                         data  payload.  Must be large than ILK_TXX_CFG1[SKIP_CNT]+9.
                                                         Supported range:ILK_TXX_CFG1[SKIP_CNT]+9 < MFRM_LEN <= 4096) */
	uint64_t brst_shrt                    : 7;  /**< Minimum interval between burst control words, as a multiple of
                                                         8 bytes.  Supported range from 8 bytes to 512 (ie. 0 <
                                                         BRST_SHRT <= 64) */
	uint64_t lane_rev                     : 1;  /**< Lane reversal.   When enabled, lane striping is performed from
                                                         most significant lane enabled to least significant lane
                                                         enabled.  LANE_ENA must be zero before changing LANE_REV. */
	uint64_t brst_max                     : 5;  /**< Maximum size of a data burst, as a multiple of 64 byte blocks.
                                                         Supported range is from 64 bytes to 1024 bytes. (ie. 0 <
                                                         BRST_MAX <= 16) */
	uint64_t reserved_25_25               : 1;
	uint64_t cal_depth                    : 9;  /**< Number of valid entries in the calendar.  CAL_DEPTH[2:0] must
                                                         be zero.  Supported range from 8 to 288.  If CAL_ENA is 0,
                                                         this field has no effect and the calendar depth is 72 entries. */
	uint64_t reserved_8_15                : 8;
	uint64_t lane_ena                     : 8;  /**< Lane enable mask.  Link is enabled if any lane is enabled.  The
                                                         same lane should not be enabled in multiple ILK_TXx_CFG0.  Each
                                                         bit of LANE_ENA maps to a TX lane (TLE) and a QLM lane.  NOTE:
                                                         LANE_REV has no effect on this mapping.

                                                               LANE_ENA[0] = TLE0 = QLM1 lane 0
                                                               LANE_ENA[1] = TLE1 = QLM1 lane 1
                                                               LANE_ENA[2] = TLE2 = QLM1 lane 2
                                                               LANE_ENA[3] = TLE3 = QLM1 lane 3
                                                               LANE_ENA[4] = TLE4 = QLM2 lane 0
                                                               LANE_ENA[5] = TLE5 = QLM2 lane 1
                                                               LANE_ENA[6] = TLE6 = QLM2 lane 2
                                                               LANE_ENA[7] = TLE7 = QLM2 lane 3 */
#else
	uint64_t lane_ena                     : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t cal_depth                    : 9;
	uint64_t reserved_25_25               : 1;
	uint64_t brst_max                     : 5;
	uint64_t lane_rev                     : 1;
	uint64_t brst_shrt                    : 7;
	uint64_t mfrm_len                     : 13;
	uint64_t cal_ena                      : 1;
	uint64_t mltuse_fc_ena                : 1;
	uint64_t lnk_stats_ena                : 1;
	uint64_t reserved_55_55               : 1;
	uint64_t ptrn_mode                    : 1;
	uint64_t reserved_57_60               : 4;
	uint64_t int_lpbk                     : 1;
	uint64_t ext_lpbk                     : 1;
	uint64_t ext_lpbk_fc                  : 1;
#endif
	} s;
	struct cvmx_ilk_txx_cfg0_s            cn68xx;
	struct cvmx_ilk_txx_cfg0_s            cn68xxp1;
};
typedef union cvmx_ilk_txx_cfg0 cvmx_ilk_txx_cfg0_t;

/**
 * cvmx_ilk_tx#_cfg1
 */
union cvmx_ilk_txx_cfg1 {
	uint64_t u64;
	struct cvmx_ilk_txx_cfg1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_33_63               : 31;
	uint64_t pkt_busy                     : 1;  /**< Tx-Link is transmitting data. */
	uint64_t pipe_crd_dis                 : 1;  /**< Disable pipe credits.   Should be set when PKO is configure to
                                                         ignore pipe credits. */
	uint64_t ptp_delay                    : 5;  /**< Timestamp commit delay.  Must not be zero. */
	uint64_t skip_cnt                     : 4;  /**< Number of skip words to insert after the scrambler state */
	uint64_t pkt_flush                    : 1;  /**< Packet transmit flush.  While PKT_FLUSH=1, the TxFifo will
                                                         continuously drain; all data will be dropped.  Software should
                                                         first write PKT_ENA=0 and wait packet transmission to stop. */
	uint64_t pkt_ena                      : 1;  /**< Packet transmit enable.  When PKT_ENA=0, the Tx-Link will stop
                                                         transmitting packets, as per RX_LINK_FC_PKT */
	uint64_t la_mode                      : 1;  /**< 0 = Interlaken
                                                         1 = Interlaken Look-Aside */
	uint64_t tx_link_fc                   : 1;  /**< Link flow control status transmitted by the Tx-Link
                                                         XON when RX_FIFO_CNT <= RX_FIFO_HWM and lane alignment is done */
	uint64_t rx_link_fc                   : 1;  /**< Link flow control status received in burst/idle control words.
                                                         When RX_LINK_FC_IGN=0, XOFF will cause Tx-Link to stop
                                                         transmitting on all channels. */
	uint64_t reserved_12_16               : 5;
	uint64_t tx_link_fc_jam               : 1;  /**< All flow control transmitted in burst/idle control words will
                                                         be XOFF whenever TX_LINK_FC is XOFF.   Enable this to allow
                                                         link XOFF to automatically XOFF all channels. */
	uint64_t rx_link_fc_pkt               : 1;  /**< Link flow control received in burst/idle control words causes
                                                         Tx-Link to stop transmitting at the end of a packet instead of
                                                         the end of a burst */
	uint64_t rx_link_fc_ign               : 1;  /**< Ignore the link flow control status received in burst/idle
                                                         control words */
	uint64_t rmatch                       : 1;  /**< Enable rate matching circuitry */
	uint64_t tx_mltuse                    : 8;  /**< Multiple Use bits used when ILKx_TX_CFG[LA_MODE=0] and
                                                         ILKx_TX_CFG[MLTUSE_FC_ENA] is zero */
#else
	uint64_t tx_mltuse                    : 8;
	uint64_t rmatch                       : 1;
	uint64_t rx_link_fc_ign               : 1;
	uint64_t rx_link_fc_pkt               : 1;
	uint64_t tx_link_fc_jam               : 1;
	uint64_t reserved_12_16               : 5;
	uint64_t rx_link_fc                   : 1;
	uint64_t tx_link_fc                   : 1;
	uint64_t la_mode                      : 1;
	uint64_t pkt_ena                      : 1;
	uint64_t pkt_flush                    : 1;
	uint64_t skip_cnt                     : 4;
	uint64_t ptp_delay                    : 5;
	uint64_t pipe_crd_dis                 : 1;
	uint64_t pkt_busy                     : 1;
	uint64_t reserved_33_63               : 31;
#endif
	} s;
	struct cvmx_ilk_txx_cfg1_s            cn68xx;
	struct cvmx_ilk_txx_cfg1_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t pipe_crd_dis                 : 1;  /**< Disable pipe credits.   Should be set when PKO is configure to
                                                         ignore pipe credits. */
	uint64_t ptp_delay                    : 5;  /**< Timestamp commit delay.  Must not be zero. */
	uint64_t skip_cnt                     : 4;  /**< Number of skip words to insert after the scrambler state */
	uint64_t pkt_flush                    : 1;  /**< Packet transmit flush.  While PKT_FLUSH=1, the TxFifo will
                                                         continuously drain; all data will be dropped.  Software should
                                                         first write PKT_ENA=0 and wait packet transmission to stop. */
	uint64_t pkt_ena                      : 1;  /**< Packet transmit enable.  When PKT_ENA=0, the Tx-Link will stop
                                                         transmitting packets, as per RX_LINK_FC_PKT */
	uint64_t la_mode                      : 1;  /**< 0 = Interlaken
                                                         1 = Interlaken Look-Aside */
	uint64_t tx_link_fc                   : 1;  /**< Link flow control status transmitted by the Tx-Link
                                                         XON when RX_FIFO_CNT <= RX_FIFO_HWM and lane alignment is done */
	uint64_t rx_link_fc                   : 1;  /**< Link flow control status received in burst/idle control words.
                                                         When RX_LINK_FC_IGN=0, XOFF will cause Tx-Link to stop
                                                         transmitting on all channels. */
	uint64_t reserved_12_16               : 5;
	uint64_t tx_link_fc_jam               : 1;  /**< All flow control transmitted in burst/idle control words will
                                                         be XOFF whenever TX_LINK_FC is XOFF.   Enable this to allow
                                                         link XOFF to automatically XOFF all channels. */
	uint64_t rx_link_fc_pkt               : 1;  /**< Link flow control received in burst/idle control words causes
                                                         Tx-Link to stop transmitting at the end of a packet instead of
                                                         the end of a burst */
	uint64_t rx_link_fc_ign               : 1;  /**< Ignore the link flow control status received in burst/idle
                                                         control words */
	uint64_t rmatch                       : 1;  /**< Enable rate matching circuitry */
	uint64_t tx_mltuse                    : 8;  /**< Multiple Use bits used when ILKx_TX_CFG[LA_MODE=0] and
                                                         ILKx_TX_CFG[MLTUSE_FC_ENA] is zero */
#else
	uint64_t tx_mltuse                    : 8;
	uint64_t rmatch                       : 1;
	uint64_t rx_link_fc_ign               : 1;
	uint64_t rx_link_fc_pkt               : 1;
	uint64_t tx_link_fc_jam               : 1;
	uint64_t reserved_12_16               : 5;
	uint64_t rx_link_fc                   : 1;
	uint64_t tx_link_fc                   : 1;
	uint64_t la_mode                      : 1;
	uint64_t pkt_ena                      : 1;
	uint64_t pkt_flush                    : 1;
	uint64_t skip_cnt                     : 4;
	uint64_t ptp_delay                    : 5;
	uint64_t pipe_crd_dis                 : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_txx_cfg1 cvmx_ilk_txx_cfg1_t;

/**
 * cvmx_ilk_tx#_dbg
 */
union cvmx_ilk_txx_dbg {
	uint64_t u64;
	struct cvmx_ilk_txx_dbg_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_3_63                : 61;
	uint64_t tx_bad_crc24                 : 1;  /**< Send a control word with bad CRC24.  Hardware will clear this
                                                         field once the injection is performed. */
	uint64_t tx_bad_ctlw2                 : 1;  /**< Send a control word without the control bit set */
	uint64_t tx_bad_ctlw1                 : 1;  /**< Send a data word with the control bit set */
#else
	uint64_t tx_bad_ctlw1                 : 1;
	uint64_t tx_bad_ctlw2                 : 1;
	uint64_t tx_bad_crc24                 : 1;
	uint64_t reserved_3_63                : 61;
#endif
	} s;
	struct cvmx_ilk_txx_dbg_s             cn68xx;
	struct cvmx_ilk_txx_dbg_s             cn68xxp1;
};
typedef union cvmx_ilk_txx_dbg cvmx_ilk_txx_dbg_t;

/**
 * cvmx_ilk_tx#_flow_ctl0
 */
union cvmx_ilk_txx_flow_ctl0 {
	uint64_t u64;
	struct cvmx_ilk_txx_flow_ctl0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t status                       : 64; /**< IPD flow control status for backpressue id 63-0, where a 0
                                                         indicates the presence of backpressure (ie. XOFF) and 1
                                                         indicates the absence of backpressure (ie. XON) */
#else
	uint64_t status                       : 64;
#endif
	} s;
	struct cvmx_ilk_txx_flow_ctl0_s       cn68xx;
	struct cvmx_ilk_txx_flow_ctl0_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_flow_ctl0 cvmx_ilk_txx_flow_ctl0_t;

/**
 * cvmx_ilk_tx#_flow_ctl1
 *
 * Notes:
 * Do not publish.
 *
 */
union cvmx_ilk_txx_flow_ctl1 {
	uint64_t u64;
	struct cvmx_ilk_txx_flow_ctl1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_0_63                : 64;
#else
	uint64_t reserved_0_63                : 64;
#endif
	} s;
	struct cvmx_ilk_txx_flow_ctl1_s       cn68xx;
	struct cvmx_ilk_txx_flow_ctl1_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_flow_ctl1 cvmx_ilk_txx_flow_ctl1_t;

/**
 * cvmx_ilk_tx#_idx_cal
 */
union cvmx_ilk_txx_idx_cal {
	uint64_t u64;
	struct cvmx_ilk_txx_idx_cal_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_14_63               : 50;
	uint64_t inc                          : 6;  /**< Increment to add to current index for next index. NOTE:
                                                         Increment only performed after *MEM_CAL1 access (ie. not
                                                         *MEM_CAL0) */
	uint64_t reserved_6_7                 : 2;
	uint64_t index                        : 6;  /**< Specify the group of 8 entries accessed by the next CSR
                                                         read/write to calendar table memory.  Software must ensure IDX
                                                         is <36 whenever writing to *MEM_CAL1 */
#else
	uint64_t index                        : 6;
	uint64_t reserved_6_7                 : 2;
	uint64_t inc                          : 6;
	uint64_t reserved_14_63               : 50;
#endif
	} s;
	struct cvmx_ilk_txx_idx_cal_s         cn68xx;
	struct cvmx_ilk_txx_idx_cal_s         cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_cal cvmx_ilk_txx_idx_cal_t;

/**
 * cvmx_ilk_tx#_idx_pmap
 */
union cvmx_ilk_txx_idx_pmap {
	uint64_t u64;
	struct cvmx_ilk_txx_idx_pmap_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_23_63               : 41;
	uint64_t inc                          : 7;  /**< Increment to add to current index for next index. */
	uint64_t reserved_7_15                : 9;
	uint64_t index                        : 7;  /**< Specify the port-pipe accessed by the next CSR read/write to
                                                         ILK_TXx_MEM_PMAP.   Note that IDX=n is always port-pipe n,
                                                         regardless of ILK_TXx_PIPE[BASE] */
#else
	uint64_t index                        : 7;
	uint64_t reserved_7_15                : 9;
	uint64_t inc                          : 7;
	uint64_t reserved_23_63               : 41;
#endif
	} s;
	struct cvmx_ilk_txx_idx_pmap_s        cn68xx;
	struct cvmx_ilk_txx_idx_pmap_s        cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_pmap cvmx_ilk_txx_idx_pmap_t;

/**
 * cvmx_ilk_tx#_idx_stat0
 */
union cvmx_ilk_txx_idx_stat0 {
	uint64_t u64;
	struct cvmx_ilk_txx_idx_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t clr                          : 1;  /**< CSR read to ILK_TXx_MEM_STAT0 clears the selected counter after
                                                         returning its current value. */
	uint64_t reserved_24_30               : 7;
	uint64_t inc                          : 8;  /**< Increment to add to current index for next index */
	uint64_t reserved_8_15                : 8;
	uint64_t index                        : 8;  /**< Specify the channel accessed during the next CSR read to the
                                                         ILK_TXx_MEM_STAT0 */
#else
	uint64_t index                        : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t inc                          : 8;
	uint64_t reserved_24_30               : 7;
	uint64_t clr                          : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_ilk_txx_idx_stat0_s       cn68xx;
	struct cvmx_ilk_txx_idx_stat0_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_stat0 cvmx_ilk_txx_idx_stat0_t;

/**
 * cvmx_ilk_tx#_idx_stat1
 */
union cvmx_ilk_txx_idx_stat1 {
	uint64_t u64;
	struct cvmx_ilk_txx_idx_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_32_63               : 32;
	uint64_t clr                          : 1;  /**< CSR read to ILK_TXx_MEM_STAT1 clears the selected counter after
                                                         returning its current value. */
	uint64_t reserved_24_30               : 7;
	uint64_t inc                          : 8;  /**< Increment to add to current index for next index */
	uint64_t reserved_8_15                : 8;
	uint64_t index                        : 8;  /**< Specify the channel accessed during the next CSR read to the
                                                         ILK_TXx_MEM_STAT1 */
#else
	uint64_t index                        : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t inc                          : 8;
	uint64_t reserved_24_30               : 7;
	uint64_t clr                          : 1;
	uint64_t reserved_32_63               : 32;
#endif
	} s;
	struct cvmx_ilk_txx_idx_stat1_s       cn68xx;
	struct cvmx_ilk_txx_idx_stat1_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_idx_stat1 cvmx_ilk_txx_idx_stat1_t;

/**
 * cvmx_ilk_tx#_int
 */
union cvmx_ilk_txx_int {
	uint64_t u64;
	struct cvmx_ilk_txx_int_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_4_63                : 60;
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t bad_pipe                     : 1;  /**< Received a PKO port-pipe out of the range specified by
                                                         ILK_TXX_PIPE */
	uint64_t bad_seq                      : 1;  /**< Received sequence is not SOP followed by 0 or more data cycles
                                                         followed by EOP.  PKO config assigned multiple engines to the
                                                         same ILK Tx Link. */
	uint64_t txf_err                      : 1;  /**< TX fifo parity error occurred.  At EOP time, EOP_Format will
                                                         reflect the error. */
#else
	uint64_t txf_err                      : 1;
	uint64_t bad_seq                      : 1;
	uint64_t bad_pipe                     : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t reserved_4_63                : 60;
#endif
	} s;
	struct cvmx_ilk_txx_int_s             cn68xx;
	struct cvmx_ilk_txx_int_s             cn68xxp1;
};
typedef union cvmx_ilk_txx_int cvmx_ilk_txx_int_t;

/**
 * cvmx_ilk_tx#_int_en
 */
union cvmx_ilk_txx_int_en {
	uint64_t u64;
	struct cvmx_ilk_txx_int_en_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_4_63                : 60;
	uint64_t stat_cnt_ovfl                : 1;  /**< Statistics counter overflow */
	uint64_t bad_pipe                     : 1;  /**< Received a PKO port-pipe out of the range specified by
                                                         ILK_TXX_PIPE. */
	uint64_t bad_seq                      : 1;  /**< Received sequence is not SOP followed by 0 or more data cycles
                                                         followed by EOP.  PKO config assigned multiple engines to the
                                                         same ILK Tx Link. */
	uint64_t txf_err                      : 1;  /**< TX fifo parity error occurred.  At EOP time, EOP_Format will
                                                         reflect the error. */
#else
	uint64_t txf_err                      : 1;
	uint64_t bad_seq                      : 1;
	uint64_t bad_pipe                     : 1;
	uint64_t stat_cnt_ovfl                : 1;
	uint64_t reserved_4_63                : 60;
#endif
	} s;
	struct cvmx_ilk_txx_int_en_s          cn68xx;
	struct cvmx_ilk_txx_int_en_s          cn68xxp1;
};
typedef union cvmx_ilk_txx_int_en cvmx_ilk_txx_int_en_t;

/**
 * cvmx_ilk_tx#_mem_cal0
 *
 * Notes:
 * Software must always read ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.  Software
 * must never read them in reverse order or read one without reading the
 * other.
 *
 * Software must always write ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.
 * Software must never write them in reverse order or write one without
 * writing the other.
 */
union cvmx_ilk_txx_mem_cal0 {
	uint64_t u64;
	struct cvmx_ilk_txx_mem_cal0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t entry_ctl3                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+3
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_33_33               : 1;
	uint64_t bpid3                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+3
                                                         (unused if ENTRY_CTL3 != 0) */
	uint64_t entry_ctl2                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+2
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_24_24               : 1;
	uint64_t bpid2                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+2
                                                         (unused if ENTRY_CTL2 != 0) */
	uint64_t entry_ctl1                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+1
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_15_15               : 1;
	uint64_t bpid1                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+1
                                                         (unused if ENTRY_CTL1 != 0) */
	uint64_t entry_ctl0                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+0
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_6_6                 : 1;
	uint64_t bpid0                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+0
                                                         (unused if ENTRY_CTL0 != 0) */
#else
	uint64_t bpid0                        : 6;
	uint64_t reserved_6_6                 : 1;
	uint64_t entry_ctl0                   : 2;
	uint64_t bpid1                        : 6;
	uint64_t reserved_15_15               : 1;
	uint64_t entry_ctl1                   : 2;
	uint64_t bpid2                        : 6;
	uint64_t reserved_24_24               : 1;
	uint64_t entry_ctl2                   : 2;
	uint64_t bpid3                        : 6;
	uint64_t reserved_33_33               : 1;
	uint64_t entry_ctl3                   : 2;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_txx_mem_cal0_s        cn68xx;
	struct cvmx_ilk_txx_mem_cal0_s        cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_cal0 cvmx_ilk_txx_mem_cal0_t;

/**
 * cvmx_ilk_tx#_mem_cal1
 *
 * Notes:
 * Software must always read ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.  Software
 * must never read them in reverse order or read one without reading the
 * other.
 *
 * Software must always write ILK_TXx_MEM_CAL0 then ILK_TXx_MEM_CAL1.
 * Software must never write them in reverse order or write one without
 * writing the other.
 */
union cvmx_ilk_txx_mem_cal1 {
	uint64_t u64;
	struct cvmx_ilk_txx_mem_cal1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t entry_ctl7                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+7
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_33_33               : 1;
	uint64_t bpid7                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+7
                                                         (unused if ENTRY_CTL7 != 0) */
	uint64_t entry_ctl6                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+6
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_24_24               : 1;
	uint64_t bpid6                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+6
                                                         (unused if ENTRY_CTL6 != 0) */
	uint64_t entry_ctl5                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+5
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_15_15               : 1;
	uint64_t bpid5                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+5
                                                         (unused if ENTRY_CTL5 != 0) */
	uint64_t entry_ctl4                   : 2;  /**< Select source of XON/XOFF for entry (IDX*8)+4
                                                         - 0: IPD backpressue id
                                                         - 1: Link
                                                         - 2: XOFF
                                                         - 3: XON */
	uint64_t reserved_6_6                 : 1;
	uint64_t bpid4                        : 6;  /**< Select IPD backpressue id for calendar table entry (IDX*8)+4
                                                         (unused if ENTRY_CTL4 != 0) */
#else
	uint64_t bpid4                        : 6;
	uint64_t reserved_6_6                 : 1;
	uint64_t entry_ctl4                   : 2;
	uint64_t bpid5                        : 6;
	uint64_t reserved_15_15               : 1;
	uint64_t entry_ctl5                   : 2;
	uint64_t bpid6                        : 6;
	uint64_t reserved_24_24               : 1;
	uint64_t entry_ctl6                   : 2;
	uint64_t bpid7                        : 6;
	uint64_t reserved_33_33               : 1;
	uint64_t entry_ctl7                   : 2;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_txx_mem_cal1_s        cn68xx;
	struct cvmx_ilk_txx_mem_cal1_s        cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_cal1 cvmx_ilk_txx_mem_cal1_t;

/**
 * cvmx_ilk_tx#_mem_pmap
 */
union cvmx_ilk_txx_mem_pmap {
	uint64_t u64;
	struct cvmx_ilk_txx_mem_pmap_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_17_63               : 47;
	uint64_t remap                        : 1;  /**< Dynamically select channel using bits[39:32] of an 8-byte
                                                         header prepended to any packet transmitted on the port-pipe
                                                         selected by ILK_TXx_IDX_PMAP[IDX].

                                                         ***NOTE: Added in pass 2.0 */
	uint64_t reserved_8_15                : 8;
	uint64_t channel                      : 8;  /**< Specify the channel for the port-pipe selected by
                                                         ILK_TXx_IDX_PMAP[IDX] */
#else
	uint64_t channel                      : 8;
	uint64_t reserved_8_15                : 8;
	uint64_t remap                        : 1;
	uint64_t reserved_17_63               : 47;
#endif
	} s;
	struct cvmx_ilk_txx_mem_pmap_s        cn68xx;
	struct cvmx_ilk_txx_mem_pmap_cn68xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_8_63                : 56;
	uint64_t channel                      : 8;  /**< Specify the channel for the port-pipe selected by
                                                         ILK_TXx_IDX_PMAP[IDX] */
#else
	uint64_t channel                      : 8;
	uint64_t reserved_8_63                : 56;
#endif
	} cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_pmap cvmx_ilk_txx_mem_pmap_t;

/**
 * cvmx_ilk_tx#_mem_stat0
 */
union cvmx_ilk_txx_mem_stat0 {
	uint64_t u64;
	struct cvmx_ilk_txx_mem_stat0_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_28_63               : 36;
	uint64_t tx_pkt                       : 28; /**< Number of packets transmitted per channel (256M)
                                                         Channel selected by ILK_TXx_IDX_STAT0[IDX].  Interrupt on
                                                         saturation if ILK_TXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t tx_pkt                       : 28;
	uint64_t reserved_28_63               : 36;
#endif
	} s;
	struct cvmx_ilk_txx_mem_stat0_s       cn68xx;
	struct cvmx_ilk_txx_mem_stat0_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_stat0 cvmx_ilk_txx_mem_stat0_t;

/**
 * cvmx_ilk_tx#_mem_stat1
 */
union cvmx_ilk_txx_mem_stat1 {
	uint64_t u64;
	struct cvmx_ilk_txx_mem_stat1_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_36_63               : 28;
	uint64_t tx_bytes                     : 36; /**< Number of bytes transmitted per channel (64GB) Channel selected
                                                         by ILK_TXx_IDX_STAT1[IDX].    Saturates.  Interrupt on
                                                         saturation if ILK_TXX_INT_EN[STAT_CNT_OVFL]=1. */
#else
	uint64_t tx_bytes                     : 36;
	uint64_t reserved_36_63               : 28;
#endif
	} s;
	struct cvmx_ilk_txx_mem_stat1_s       cn68xx;
	struct cvmx_ilk_txx_mem_stat1_s       cn68xxp1;
};
typedef union cvmx_ilk_txx_mem_stat1 cvmx_ilk_txx_mem_stat1_t;

/**
 * cvmx_ilk_tx#_pipe
 */
union cvmx_ilk_txx_pipe {
	uint64_t u64;
	struct cvmx_ilk_txx_pipe_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_24_63               : 40;
	uint64_t nump                         : 8;  /**< Number of pipes assigned to this Tx Link */
	uint64_t reserved_7_15                : 9;
	uint64_t base                         : 7;  /**< When NUMP is non-zero, indicates the base pipe number this
                                                         Tx link will accept.  This Tx will accept PKO packets from
                                                         pipes in the range of:  BASE .. (BASE+(NUMP-1))

                                                           BASE and NUMP must be constrained such that
                                                           1) BASE+(NUMP-1) < 127
                                                           2) Each used PKO pipe must map to exactly
                                                              one port|channel
                                                           3) The pipe ranges must be consistent with
                                                              the PKO configuration. */
#else
	uint64_t base                         : 7;
	uint64_t reserved_7_15                : 9;
	uint64_t nump                         : 8;
	uint64_t reserved_24_63               : 40;
#endif
	} s;
	struct cvmx_ilk_txx_pipe_s            cn68xx;
	struct cvmx_ilk_txx_pipe_s            cn68xxp1;
};
typedef union cvmx_ilk_txx_pipe cvmx_ilk_txx_pipe_t;

/**
 * cvmx_ilk_tx#_rmatch
 */
union cvmx_ilk_txx_rmatch {
	uint64_t u64;
	struct cvmx_ilk_txx_rmatch_s {
#ifdef __BIG_ENDIAN_BITFIELD
	uint64_t reserved_50_63               : 14;
	uint64_t grnlrty                      : 2;  /**< Granularity of a token, where 1 token equal (1<<GRNLRTY) bytes. */
	uint64_t brst_limit                   : 16; /**< Size of token bucket, also the maximum quantity of data that
                                                         may be burst across the interface before invoking rate limiting
                                                         logic. */
	uint64_t time_limit                   : 16; /**< Number of cycles per time interval. (Must be >= 4) */
	uint64_t rate_limit                   : 16; /**< Number of tokens added to the bucket when the interval timer
                                                         expires. */
#else
	uint64_t rate_limit                   : 16;
	uint64_t time_limit                   : 16;
	uint64_t brst_limit                   : 16;
	uint64_t grnlrty                      : 2;
	uint64_t reserved_50_63               : 14;
#endif
	} s;
	struct cvmx_ilk_txx_rmatch_s          cn68xx;
	struct cvmx_ilk_txx_rmatch_s          cn68xxp1;
};
typedef union cvmx_ilk_txx_rmatch cvmx_ilk_txx_rmatch_t;

#endif
OpenPOWER on IntegriCloud