index
:
FreeBSD-src
RELENG_2_2
RELENG_2_3
RELENG_2_3_0
RELENG_2_3_1
RELENG_2_3_2
RELENG_2_3_3
RELENG_2_3_4
RELENG_2_4
RELENG_2_4_4
RELENG_2_4_OLD
devel
devel-11
releng/10.1
releng/10.3
releng/11.0
releng/11.1
stable/10
stable/11
Raptor Engineering's fork of pfsense FreeBSD src with pfSense changes
Raptor Engineering, LLC
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
sys
/
x86
/
pci
Commit message (
Expand
)
Author
Age
Files
Lines
*
Add domain support to PCI bus allocation
zbb
2015-09-16
2
-2
/
+2
*
Reassign copyright statements on several files from Advanced
jhb
2015-04-23
1
-1
/
+1
*
Pull in r267961 and r267973 again. Fix for issues reported will follow.
hselasky
2014-06-28
1
-1
/
+0
*
Revert r267961, r267973:
gjb
2014-06-27
1
-0
/
+1
*
Extend the meaning of the CTLFLAG_TUN flag to automatically check if
hselasky
2014-06-27
1
-1
/
+0
*
Add support for managing PCI bus numbers. As with BARs and PCI-PCI bridge
jhb
2014-02-12
2
-3
/
+55
*
- Reuse legacy_pcib_(read|write)_config() methods in the QPI pcib driver.
jhb
2014-01-21
2
-44
/
+9
*
Trim stray blank line.
jhb
2012-04-11
1
-1
/
+0
*
Move the legacy(4) driver to x86.
jhb
2012-03-30
1
-1
/
+1
*
Use a more proper fix for enabling HT MSI mapping windows on Host-PCI
jhb
2012-03-29
1
-3
/
+19
*
- There's no need to overwrite the default device method with the default
marius
2011-11-22
2
-4
/
+2
*
Move {amd64,i386}/pci/pci_bus.c and {amd64,i386}/include/pci_cfgreg.h to
jhb
2011-06-22
1
-0
/
+719
*
Reimplement how PCI-PCI bridges manage their I/O windows. Previously the
jhb
2011-05-03
1
-0
/
+1
*
Each processor socket in a QPI system has a special PCI bus for the
jhb
2010-09-07
1
-13
/
+45
*
Correctly ensure that the CPU family is 0x6, not non-zero.
jhb
2010-08-25
1
-1
/
+2
*
Intel QPI chipsets actually provide two extra "non-core" PCI buses that
jhb
2010-08-25
1
-0
/
+286