summaryrefslogtreecommitdiffstats
path: root/drivers/staging/westbridge/astoria/include/linux/westbridge/cyasprotocol.h
blob: 317805fc4ff47ffcc15eb5ae00b437c00e936aac (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
1883
1884
1885
1886
1887
1888
1889
1890
1891
1892
1893
1894
1895
1896
1897
1898
1899
1900
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
1915
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
1936
1937
1938
1939
1940
1941
1942
1943
1944
1945
1946
1947
1948
1949
1950
1951
1952
1953
1954
1955
1956
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970
1971
1972
1973
1974
1975
1976
1977
1978
1979
1980
1981
1982
1983
1984
1985
1986
1987
1988
1989
1990
1991
1992
1993
1994
1995
1996
1997
1998
1999
2000
2001
2002
2003
2004
2005
2006
2007
2008
2009
2010
2011
2012
2013
2014
2015
2016
2017
2018
2019
2020
2021
2022
2023
2024
2025
2026
2027
2028
2029
2030
2031
2032
2033
2034
2035
2036
2037
2038
2039
2040
2041
2042
2043
2044
2045
2046
2047
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
2123
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
2134
2135
2136
2137
2138
2139
2140
2141
2142
2143
2144
2145
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
2160
2161
2162
2163
2164
2165
2166
2167
2168
2169
2170
2171
2172
2173
2174
2175
2176
2177
2178
2179
2180
2181
2182
2183
2184
2185
2186
2187
2188
2189
2190
2191
2192
2193
2194
2195
2196
2197
2198
2199
2200
2201
2202
2203
2204
2205
2206
2207
2208
2209
2210
2211
2212
2213
2214
2215
2216
2217
2218
2219
2220
2221
2222
2223
2224
2225
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
2242
2243
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
2273
2274
2275
2276
2277
2278
2279
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
2290
2291
2292
2293
2294
2295
2296
2297
2298
2299
2300
2301
2302
2303
2304
2305
2306
2307
2308
2309
2310
2311
2312
2313
2314
2315
2316
2317
2318
2319
2320
2321
2322
2323
2324
2325
2326
2327
2328
2329
2330
2331
2332
2333
2334
2335
2336
2337
2338
2339
2340
2341
2342
2343
2344
2345
2346
2347
2348
2349
2350
2351
2352
2353
2354
2355
2356
2357
2358
2359
2360
2361
2362
2363
2364
2365
2366
2367
2368
2369
2370
2371
2372
2373
2374
2375
2376
2377
2378
2379
2380
2381
2382
2383
2384
2385
2386
2387
2388
2389
2390
2391
2392
2393
2394
2395
2396
2397
2398
2399
2400
2401
2402
2403
2404
2405
2406
2407
2408
2409
2410
2411
2412
2413
2414
2415
2416
2417
2418
2419
2420
2421
2422
2423
2424
2425
2426
2427
2428
2429
2430
2431
2432
2433
2434
2435
2436
2437
2438
2439
2440
2441
2442
2443
2444
2445
2446
2447
2448
2449
2450
2451
2452
2453
2454
2455
2456
2457
2458
2459
2460
2461
2462
2463
2464
2465
2466
2467
2468
2469
2470
2471
2472
2473
2474
2475
2476
2477
2478
2479
2480
2481
2482
2483
2484
2485
2486
2487
2488
2489
2490
2491
2492
2493
2494
2495
2496
2497
2498
2499
2500
2501
2502
2503
2504
2505
2506
2507
2508
2509
2510
2511
2512
2513
2514
2515
2516
2517
2518
2519
2520
2521
2522
2523
2524
2525
2526
2527
2528
2529
2530
2531
2532
2533
2534
2535
2536
2537
2538
2539
2540
2541
2542
2543
2544
2545
2546
2547
2548
2549
2550
2551
2552
2553
2554
2555
2556
2557
2558
2559
2560
2561
2562
2563
2564
2565
2566
2567
2568
2569
2570
2571
2572
2573
2574
2575
2576
2577
2578
2579
2580
2581
2582
2583
2584
2585
2586
2587
2588
2589
2590
2591
2592
2593
2594
2595
2596
2597
2598
2599
2600
2601
2602
2603
2604
2605
2606
2607
2608
2609
2610
2611
2612
2613
2614
2615
2616
2617
2618
2619
2620
2621
2622
2623
2624
2625
2626
2627
2628
2629
2630
2631
2632
2633
2634
2635
2636
2637
2638
2639
2640
2641
2642
2643
2644
2645
2646
2647
2648
2649
2650
2651
2652
2653
2654
2655
2656
2657
2658
2659
2660
2661
2662
2663
2664
2665
2666
2667
2668
2669
2670
2671
2672
2673
2674
2675
2676
2677
2678
2679
2680
2681
2682
2683
2684
2685
2686
2687
2688
2689
2690
2691
2692
2693
2694
2695
2696
2697
2698
2699
2700
2701
2702
2703
2704
2705
2706
2707
2708
2709
2710
2711
2712
2713
2714
2715
2716
2717
2718
2719
2720
2721
2722
2723
2724
2725
2726
2727
2728
2729
2730
2731
2732
2733
2734
2735
2736
2737
2738
2739
2740
2741
2742
2743
2744
2745
2746
2747
2748
2749
2750
2751
2752
2753
2754
2755
2756
2757
2758
2759
2760
2761
2762
2763
2764
2765
2766
2767
2768
2769
2770
2771
2772
2773
2774
2775
2776
2777
2778
2779
2780
2781
2782
2783
2784
2785
2786
2787
2788
2789
2790
2791
2792
2793
2794
2795
2796
2797
2798
2799
2800
2801
2802
2803
2804
2805
2806
2807
2808
2809
2810
2811
2812
2813
2814
2815
2816
2817
2818
2819
2820
2821
2822
2823
2824
2825
2826
2827
2828
2829
2830
2831
2832
2833
2834
2835
2836
2837
2838
2839
2840
2841
2842
2843
2844
2845
2846
2847
2848
2849
2850
2851
2852
2853
2854
2855
2856
2857
2858
2859
2860
2861
2862
2863
2864
2865
2866
2867
2868
2869
2870
2871
2872
2873
2874
2875
2876
2877
2878
2879
2880
2881
2882
2883
2884
2885
2886
2887
2888
2889
2890
2891
2892
2893
2894
2895
2896
2897
2898
2899
2900
2901
2902
2903
2904
2905
2906
2907
2908
2909
2910
2911
2912
2913
2914
2915
2916
2917
2918
2919
2920
2921
2922
2923
2924
2925
2926
2927
2928
2929
2930
2931
2932
2933
2934
2935
2936
2937
2938
2939
2940
2941
2942
2943
2944
2945
2946
2947
2948
2949
2950
2951
2952
2953
2954
2955
2956
2957
2958
2959
2960
2961
2962
2963
2964
2965
2966
2967
2968
2969
2970
2971
2972
2973
2974
2975
2976
2977
2978
2979
2980
2981
2982
2983
2984
2985
2986
2987
2988
2989
2990
2991
2992
2993
2994
2995
2996
2997
2998
2999
3000
3001
3002
3003
3004
3005
3006
3007
3008
3009
3010
3011
3012
3013
3014
3015
3016
3017
3018
3019
3020
3021
3022
3023
3024
3025
3026
3027
3028
3029
3030
3031
3032
3033
3034
3035
3036
3037
3038
3039
3040
3041
3042
3043
3044
3045
3046
3047
3048
3049
3050
3051
3052
3053
3054
3055
3056
3057
3058
3059
3060
3061
3062
3063
3064
3065
3066
3067
3068
3069
3070
3071
3072
3073
3074
3075
3076
3077
3078
3079
3080
3081
3082
3083
3084
3085
3086
3087
3088
3089
3090
3091
3092
3093
3094
3095
3096
3097
3098
3099
3100
3101
3102
3103
3104
3105
3106
3107
3108
3109
3110
3111
3112
3113
3114
3115
3116
3117
3118
3119
3120
3121
3122
3123
3124
3125
3126
3127
3128
3129
3130
3131
3132
3133
3134
3135
3136
3137
3138
3139
3140
3141
3142
3143
3144
3145
3146
3147
3148
3149
3150
3151
3152
3153
3154
3155
3156
3157
3158
3159
3160
3161
3162
3163
3164
3165
3166
3167
3168
3169
3170
3171
3172
3173
3174
3175
3176
3177
3178
3179
3180
3181
3182
3183
3184
3185
3186
3187
3188
3189
3190
3191
3192
3193
3194
3195
3196
3197
3198
3199
3200
3201
3202
3203
3204
3205
3206
3207
3208
3209
3210
3211
3212
3213
3214
3215
3216
3217
3218
3219
3220
3221
3222
3223
3224
3225
3226
3227
3228
3229
3230
3231
3232
3233
3234
3235
3236
3237
3238
3239
3240
3241
3242
3243
3244
3245
3246
3247
3248
3249
3250
3251
3252
3253
3254
3255
3256
3257
3258
3259
3260
3261
3262
3263
3264
3265
3266
3267
3268
3269
3270
3271
3272
3273
3274
3275
3276
3277
3278
3279
3280
3281
3282
3283
3284
3285
3286
3287
3288
3289
3290
3291
3292
3293
3294
3295
3296
3297
3298
3299
3300
3301
3302
3303
3304
3305
3306
3307
3308
3309
3310
3311
3312
3313
3314
3315
3316
3317
3318
3319
3320
3321
3322
3323
3324
3325
3326
3327
3328
3329
3330
3331
3332
3333
3334
3335
3336
3337
3338
3339
3340
3341
3342
3343
3344
3345
3346
3347
3348
3349
3350
3351
3352
3353
3354
3355
3356
3357
3358
3359
3360
3361
3362
3363
3364
3365
3366
3367
3368
3369
3370
3371
3372
3373
3374
3375
3376
3377
3378
3379
3380
3381
3382
3383
3384
3385
3386
3387
3388
3389
3390
3391
3392
3393
3394
3395
3396
3397
3398
3399
3400
3401
3402
3403
3404
3405
3406
3407
3408
3409
3410
3411
3412
3413
3414
3415
3416
3417
3418
3419
3420
3421
3422
3423
3424
3425
3426
3427
3428
3429
3430
3431
3432
3433
3434
3435
3436
3437
3438
3439
3440
3441
3442
3443
3444
3445
3446
3447
3448
3449
3450
3451
3452
3453
3454
3455
3456
3457
3458
3459
3460
3461
3462
3463
3464
3465
3466
3467
3468
3469
3470
3471
3472
3473
3474
3475
3476
3477
3478
3479
3480
3481
3482
3483
3484
3485
3486
3487
3488
3489
3490
3491
3492
3493
3494
3495
3496
3497
3498
3499
3500
3501
3502
3503
3504
3505
3506
3507
3508
3509
3510
3511
3512
3513
3514
3515
3516
3517
3518
3519
3520
3521
3522
3523
3524
3525
3526
3527
3528
3529
3530
3531
3532
3533
3534
3535
3536
3537
3538
3539
3540
3541
3542
3543
3544
3545
3546
3547
3548
3549
3550
3551
3552
3553
3554
3555
3556
3557
3558
3559
3560
3561
3562
3563
3564
3565
3566
3567
3568
3569
3570
3571
3572
3573
3574
3575
3576
3577
3578
3579
3580
3581
3582
3583
3584
3585
3586
3587
3588
3589
3590
3591
3592
3593
3594
3595
3596
3597
3598
3599
3600
3601
3602
3603
3604
3605
3606
3607
3608
3609
3610
3611
3612
3613
3614
3615
3616
3617
3618
3619
3620
3621
3622
3623
3624
3625
3626
3627
3628
3629
3630
3631
3632
3633
3634
3635
3636
3637
3638
3639
3640
3641
3642
3643
3644
3645
3646
3647
3648
3649
3650
3651
3652
3653
3654
3655
3656
3657
3658
3659
3660
3661
3662
3663
3664
3665
3666
3667
3668
3669
3670
3671
3672
3673
3674
3675
3676
3677
3678
3679
3680
3681
3682
3683
3684
3685
3686
3687
3688
3689
3690
3691
3692
3693
3694
3695
3696
3697
3698
3699
3700
3701
3702
3703
3704
3705
3706
3707
3708
3709
3710
3711
3712
3713
3714
3715
3716
3717
3718
3719
3720
3721
3722
3723
3724
3725
3726
3727
3728
3729
3730
3731
3732
3733
3734
3735
3736
3737
3738
3739
3740
3741
3742
3743
3744
3745
3746
3747
3748
3749
3750
3751
3752
3753
3754
3755
3756
3757
3758
3759
3760
3761
3762
3763
3764
3765
3766
3767
3768
3769
3770
3771
3772
3773
3774
3775
3776
3777
3778
3779
3780
3781
3782
3783
3784
3785
3786
3787
3788
3789
3790
3791
3792
3793
3794
3795
3796
3797
3798
3799
3800
3801
3802
3803
3804
3805
3806
3807
3808
3809
3810
3811
3812
3813
3814
3815
3816
3817
3818
3819
3820
3821
3822
3823
3824
3825
3826
3827
3828
3829
3830
3831
3832
3833
3834
3835
3836
3837
3838
/* Cypress West Bridge API header file (cyasprotocol.h)
## ===========================
## Copyright (C) 2010  Cypress Semiconductor
##
## This program is free software; you can redistribute it and/or
## modify it under the terms of the GNU General Public License
## as published by the Free Software Foundation; either version 2
## of the License, or (at your option) any later version.
##
## This program is distributed in the hope that it will be useful,
## but WITHOUT ANY WARRANTY; without even the implied warranty of
## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
## GNU General Public License for more details.
##
## You should have received a copy of the GNU General Public License
## along with this program; if not, write to the Free Software
## Foundation, Inc., 51 Franklin Street
## Fifth Floor, Boston, MA  02110-1301, USA.
## ===========================
*/

#ifndef _INCLUDED_CYASPROTOCOL_H_
#define _INCLUDED_CYASPROTOCOL_H_

/*
 * Constants defining the per context buffer sizes
 */
#ifndef __doxygen__
#define CY_CTX_GEN_MAX_DATA_SIZE  (8)
#define CY_CTX_RES_MAX_DATA_SIZE  (8)
#define CY_CTX_STR_MAX_DATA_SIZE  (64)
#define CY_CTX_USB_MAX_DATA_SIZE  (130 + 23)
#define CY_CTX_TUR_MAX_DATA_SIZE  (12)
#endif

/* Summary
   This response indicates a command has been processed
   and returned a status.

   Direction
   West Bridge -> P Port Processor
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = all
   * Response Code = 0

   D0
   * 0 = success (CY_AS_ERROR_SUCCESS)
   * non-zero = error code

   Description
   This response indicates that a request was processed
   and no data was generated as a result of the request
   beyond a single 16 bit status value.  This response
   contains the 16 bit data value.
 */
#define CY_RESP_SUCCESS_FAILURE (0)

/* Summary
   This response indicates an invalid request was sent

   Direction
   West Bridge -> P Port Processor
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = all
   * Response Code = 1

   D0
   * Mailbox contents for invalid request

   Description
   This response is returned when a request is sent
   that contains an invalid
   context or request code.
*/
#define CY_RESP_INVALID_REQUEST	(1)

/* Summary
   This response indicates a request of invalid length was sent

   Direction
   West Bridge -> P Port Processor
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = all
   * Response Code = 2

   D0
   * Mailbox contenxt for invalid request
   * Length for invalid request

   Description
   The software API and firmware sends requests across the
   P Port to West Bridge interface on different contexts.
   Each contexts has a maximum size of the request packet
   that can be received.  The size of a request can be
   determined during the first cycle of a request transfer.
   If the request is larger than can be handled by the
   receiving context this response is returned.  Note that
   the complete request is received before this response is
   sent, but that the request is dropped after this response
   is sent.
*/
#define CY_RESP_INVALID_LENGTH (2)


/* Summary
   This response indicates a request was made to an
   invalid storage address.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
	* Context = all
	* Response Code = 0

   D0
   Bits 15 - 12 : Media Type
		   * 0 = NAND
		   * 1 = SD Flash
		   * 2 = MMC Flash
		   * 3 = CE-ATA

   Bits 11 - 8 : Zero based device index

   Bits 7 - 0 : Zero based unit index

   D1
   Upper 16 bits of block address

   D2
   Lower 16 bits of block address

   D3
   Portion of address that is invalid
		* 0 = Media Type
		* 1 = Device Index
		* 2 = Unit Index
		* 3 = Block Address

   Description
   This response indicates a request to an invalid storage media
   address
 */
#define CY_RESP_NO_SUCH_ADDRESS (3)


/******************************************************/

/*@@General requests
	Summary
	The general requests include:
	* CY_RQT_GET_FIRMWARE_VERSION
	* CY_RQT_SET_TRACE_LEVEL
	* CY_RQT_INITIALIZATION_COMPLETE
	* CY_RQT_READ_MCU_REGISTER
	* CY_RQT_WRITE_MCU_REGISTER
	* CY_RQT_STORAGE_MEDIA_CHANGED
	* CY_RQT_CONTROL_ANTIOCH_HEARTBEAT
	* CY_RQT_PREPARE_FOR_STANDBY
	* CY_RQT_ENTER_SUSPEND_MODE
	* CY_RQT_OUT_OF_SUSPEND
	* CY_RQT_GET_GPIO_STATE
	* CY_RQT_SET_GPIO_STATE
	* CY_RQT_SET_SD_CLOCK_FREQ
	* CY_RQT_WB_DEVICE_MISMATCH
	* CY_RQT_BOOTLOAD_NO_FIRMWARE
	* CY_RQT_RESERVE_LNA_BOOT_AREA
	* CY_RQT_ABORT_P2S_XFER
 */

#ifndef __doxygen__
#define CY_RQT_GENERAL_RQT_CONTEXT	(0)
#endif

/* Summary
   This command returns the firmware version number,
   media types supported and debug/release mode information.

   Direction
   P Port Processor-> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Request Code = 0

   Description
   The response contains the 16-bit major version, the
   16-bit minor version, the 16 bit build number, media
   types supported and release/debug mode information.

   Responses
	* CY_RESP_FIRMWARE_VERSION
 */
#define CY_RQT_GET_FIRMWARE_VERSION	(0)


/* Summary
   This command changes the trace level and trace information
   destination within the West Bridge firmware.

   Direction
   P Port Processor-> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Request Code = 1

   D0
   Trace Level
	* 0 = no trace information
	* 1 = state information
	* 2 = function call
	* 3 = function call with args/return value

   D1
   Bits 12 - 15 : MediaType
	* 0 = NAND
	* 1 = SDIO Flash
	* 2 = MMC Flash
	* 3 = CE-ATA

   Bits 8 - 11 : Zero based device index

   Bits 0 - 7 : Zero based unit index

   Description
   The West Bridge firmware contains debugging facilities that can
   be used to trace the execution of the firmware.  This request
   sets the level of tracing information that is stored and the
   location where it is stored.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_SET_TRACE_LEVEL (1)

/* Summary
   This command indicates that the firmware is up and ready
   for communications with the P port processor.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 0
   * Request Code = 3

   D0
   Major Version

   D1
   Minor Version

   D2
   Build Number

   D3
   Bits 15-8: Media types supported on Bus 1.
   Bits  7-0: Media types supported on Bus 0.
	 Bits 8, 0: NAND support.
	   * 0: NAND is not supported.
	   * 1: NAND is supported.
	 Bits 9, 1: SD memory card support.
	   * 0: SD memory card is not supported.
	   * 1: SD memory card is supported.
	 Bits 10, 2: MMC card support.
	   * 0: MMC card is not supported.
	   * 1: MMC card is supported.
	 Bits 11, 3: CEATA drive support
	   * 0: CEATA drive is not supported.
	   * 1: CEATA drive is supported.
	 Bits 12, 4: SD IO card support.
	   * 0: SD IO card is not supported.
	   * 1: SD IO card is supported.

   D4
   Bits 15 - 8 : MTP information
	 * 0 : MTP not supported in firmware
	 * 1 : MTP supported in firmware
   Bits 7 - 0  : Debug/Release mode information.
	 * 0 : Release mode
	 * 1 : Debug mode

   Description
   When the West Bridge firmware is loaded it being by performing
   initialization.  Initialization must be complete before West
   Bridge is ready to accept requests from the P port processor.
   This request is sent from West Bridge to the P port processor
   to indicate that initialization is complete.

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_INITIALIZATION_COMPLETE	(3)

/* Summary
   This command requests the firmware to read and return the contents
   of a MCU accessible
   register.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 4

   D0
   Address of register to read

   Description
   This debug command allows the processor to read the contents of
   a MCU accessible register.

   Responses
   * CY_RESP_MCU_REGISTER_DATA
 */
#define CY_RQT_READ_MCU_REGISTER	(4)

/* Summary
   This command requests the firmware to write to an MCU
   accessible register.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 5

   D0
   Address of register to be written

   D1
   Bits 15 - 8 : Mask to be applied to existing data.
   Bits 7  - 0 : Data to be ORed with masked data.

   Description
   This debug command allows the processor to write to an MCU
   accessible register.
   Note: This has to be used with caution, and is supported by
   the firmware only in special debug builds.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_WRITE_MCU_REGISTER	(5)

/* Summary
   This command tells the West Bridge firmware that a change in
   storage media has been detected.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 6

   Description
   If the insertion or removal of SD or MMC cards is detected by
   hardware external to West Bridge, this command is used to tell
   the West Bridge firmware to re-initialize the storage controlled
   by the device.

   Responses
   * CY_RESP_SUCCESS_FAILURE
*/
#define CY_RQT_STORAGE_MEDIA_CHANGED (6)

/* Summary
   This command enables/disables the periodic heartbeat message
   from the West Bridge firmware to the processor.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 7

   Description
   This command enables/disables the periodic heartbeat message
   from the West Bridge firmware to the processor. The heartbeat
   message is left enabled by default, and can lead to a loss
   in performance on the P port interface.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_CONTROL_ANTIOCH_HEARTBEAT	 (7)

/* Summary
   This command requests the West Bridge firmware to prepare for
   the device going into standby
   mode.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 8

   Description
   This command is sent by the processor to the West Bridge as
   preparation for going into standby mode. The request allows the
   firmware to complete any pending/cached storage operations before
   going into the low power state.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_PREPARE_FOR_STANDBY (8)

/* Summary
   Requests the firmware to go into suspend mode.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 9

   D0
   Bits 7-0: Wakeup control information.

   Description
   This command is sent by the processor to the West Bridge to
   request the device to be placed in suspend mode. The firmware
   will complete any pending/cached storage operations before
   going into the low power state.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_ENTER_SUSPEND_MODE (9)

/* Summary
   Indicates that the device has left suspend mode.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 10

   Description
   This message is sent by the West Bridge to the Processor
   to indicate that the device has woken up from suspend mode,
   and is ready to accept new requests.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_OUT_OF_SUSPEND	(10)

/* Summary
   Request to get the current state of an West Bridge GPIO pin.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 11

   D0
   Bits 15 - 8 : GPIO pin identifier

   Responses
   * CY_RESP_GPIO_STATE

   Description
   Request from the processor to get the current state of
   an West Bridge GPIO pin.
 */
#define CY_RQT_GET_GPIO_STATE (11)

/* Summary
   Request to update the output value on an West Bridge
   GPIO pin.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 12

   D0
   Bits 15 - 8 : GPIO pin identifier
   Bit  0	  : Desired output state

   Responses
   * CY_RESP_SUCCESS_FAILURE

   Description
   Request from the processor to update the output value on
   an West Bridge GPIO pin.
 */
#define CY_RQT_SET_GPIO_STATE (12)

/* Summary
   Set the clock frequency on the SD interface of the West
   Bridge device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 13

   D0
   Bit 8: Type of SD/MMC media
		  0 = low speed media
		  1 = high speed media
   Bit 0: Clock frequency selection
		  0 = Default frequency
		  1 = Alternate frequency (24 MHz in both cases)

   Description
   This request is sent by the processor to set the operating clock
   frequency used on the SD interface of the device.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_SET_SD_CLOCK_FREQ (13)

/* Summary
   Indicates the firmware downloaded to West Bridge cannot
   run on the active device.

   Direction
   West Bridge -> P Port processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 14

   Description
   Some versions of West Bridge firmware can only run on specific
   types/versions of the West Bridge device.  This error is
   returned when a firmware image is downloaded onto a device that
   does not support it.

   Responses
   * None
 */
#define CY_RQT_WB_DEVICE_MISMATCH	(14)

/* Summary
   This command is indicates that no firmware was found in the
   storage media.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 0
   * Request code = 15

   Description
   The command is received only in case of silicon with bootloader
   ROM. The device sends the request if there is no firmware image
   found in the storage media or the image is  corrupted. The
   device is waiting for P port to download a valid firmware image.

   Responses
   * None
 */
#define CY_RQT_BOOTLOAD_NO_FIRMWARE	(15)

/* Summary
   This command reserves first numzones zones of nand device for
   storing processor boot image.

   Direction
   P Port Processor-> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Request Code = 16

   D0
   Bits 7-0: numzones

   Description
   The first numzones zones in nand device will be used for storing
   proc boot image. LNA firmware in Astoria will work on this nand
   area and boots the processor which will then use the remaining
   nand for usual purposes.

   Responses
	* CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_RESERVE_LNA_BOOT_AREA (16)

/* Summary
   This command cancels the processing of a P2S operation in
   firmware.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Request Code = 17

   Responses
	* CY_RESP_SUCCESS_FAILURE
*/
#define CY_RQT_ABORT_P2S_XFER (17)

/*
 * Used for debugging, ignore for normal operations
 */
#ifndef __doxygen__
#define CY_RQT_DEBUG_MESSAGE (127)
#endif

/******************************************************/

/*@@General responses
   Summary
   The general responses include:
   * CY_RESP_FIRMWARE_VERSION
   * CY_RESP_MCU_REGISTER_DATA
   * CY_RESP_GPIO_STATE
 */


/* Summary
   This response indicates success and contains the firmware
   version number, media types supported by the firmware and
   release/debug mode information.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   MailBox0
	* Context = 0
	* Response Code = 16

   D0
   Major Version

   D1
   Minor Version

   D2
   Build Number

   D3
   Bits 15-8: Media types supported on Bus 1.
   Bits  7-0: Media types supported on Bus 0.
	 Bits 8, 0: NAND support.
	   * 0: NAND is not supported.
	   * 1: NAND is supported.
	 Bits 9, 1: SD memory card support.
	   * 0: SD memory card is not supported.
	   * 1: SD memory card is supported.
	 Bits 10, 2: MMC card support.
	   * 0: MMC card is not supported.
	   * 1: MMC card is supported.
	 Bits 11, 3: CEATA drive support
	   * 0: CEATA drive is not supported.
	   * 1: CEATA drive is supported.
	 Bits 12, 4: SD IO card support.
	   * 0: SD IO card is not supported.
	   * 1: SD IO card is supported.

   D4
   Bits 15 - 8 : MTP information
	 * 0 : MTP not supported in firmware
	 * 1 : MTP supported in firmware
   Bits 7 - 0  : Debug/Release mode information.
	 * 0 : Release mode
	 * 1 : Debug mode

   Description
   This reponse is sent to return the firmware version
   number to the requestor.
 */
#define CY_RESP_FIRMWARE_VERSION (16)

/* Summary
   This response returns the contents of a MCU accessible
   register to the processor.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Response code = 17

   D0
   Bits 7 - 0 : MCU register contents

   Description
   This response is sent by the firmware in response to the
   CY_RQT_READ_MCU_REGISTER
   command.
 */
#define CY_RESP_MCU_REGISTER_DATA (17)

/* Summary
   Reports the current state of an West Bridge GPIO pin.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
   * Context = 0
   * Request code = 18

   D0
   Bit 0: Current state of the GP input pin

   Description
   This response is sent by the West Bridge to report the
   current state observed on a general purpose input pin.
 */
#define CY_RESP_GPIO_STATE (18)


/* Summary
   This command notifies West Bridge the polarity of the
   SD power pin

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 0
	* Request Code = 19
  D0: CyAnMiscActivehigh / CyAnMiscActivelow

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS

 */

#define CY_RQT_SDPOLARITY (19)

/******************************/

/*@@Resource requests
   Summary

   The resource requests include:
   * CY_RQT_ACQUIRE_RESOURCE
   * CY_RQT_RELEASE_RESOURCE
 */





#ifndef __doxygen__
#define CY_RQT_RESOURCE_RQT_CONTEXT	(1)
#endif


/* Summary
   This command is a request from the P port processor
   for ownership of a resource.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 1
	* Request Code = 0

   D0
   Resource
	* 0 = USB
	* 1 = SDIO/MMC
	* 2 = NAND

   D1
   Force Flag
	* 0 = Normal
	* 1 = Force

   Description
   The resource may be the USB pins, the SDIO/MMC bus,
   or the NAND bus.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_NOT_RELEASED
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_RESOURCE
 */
#define CY_RQT_ACQUIRE_RESOURCE (0)


/* Summary
   This command is a request from the P port processor
   to release ownership of a resource.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 1
	* Request Code = 1

   D0
   Resource
   * 0 = USB
   * 1 = SDIO/MMC
   * 2 = NAND

   Description
   The resource may be the USB pins, the SDIO/MMC bus, or
   the NAND bus.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_NOT_OWNER
 */
#define CY_RQT_RELEASE_RESOURCE (1)


/****************************/

/*@@Storage requests
   Summary
   The storage commands include:
	 * CY_RQT_START_STORAGE
	 * CY_RQT_STOP_STORAGE
	 * CY_RQT_CLAIM_STORAGE
	 * CY_RQT_RELEASE_STORAGE
	 * CY_RQT_QUERY_MEDIA
	 * CY_RQT_QUERY_DEVICE
	 * CY_RQT_QUERY_UNIT
	 * CY_RQT_READ_BLOCK
	 * CY_RQT_WRITE_BLOCK
	 * CY_RQT_MEDIA_CHANGED
	 * CY_RQT_ANTIOCH_CLAIM
	 * CY_RQT_ANTIOCH_RELEASE
	 * CY_RQT_SD_INTERFACE_CONTROL
	 * CY_RQT_SD_REGISTER_READ
	 * CY_RQT_CHECK_CARD_LOCK
	 * CY_RQT_QUERY_BUS
	 * CY_RQT_PARTITION_STORAGE
	 * CY_RQT_PARTITION_ERASE
	 * CY_RQT_GET_TRANSFER_AMOUNT
	 * CY_RQT_ERASE
	 * CY_RQT_SDIO_READ_DIRECT
	 * CY_RQT_SDIO_WRITE_DIRECT
	 * CY_RQT_SDIO_READ_EXTENDED
	 * CY_RQT_SDIO_WRITE_EXTENDED
	 * CY_RQT_SDIO_INIT_FUNCTION
	 * CY_RQT_SDIO_QUERY_CARD
	 * CY_RQT_SDIO_GET_TUPLE
	 * CY_RQT_SDIO_ABORT_IO
	 * CY_RQT_SDIO_INTR
	 * CY_RQT_SDIO_SUSPEND
	 * CY_RQT_SDIO_RESUME
	 * CY_RQT_SDIO_RESET_DEV
	 * CY_RQT_P2S_DMA_START
 */
#ifndef __doxygen__
#define CY_RQT_STORAGE_RQT_CONTEXT (2)
#endif

/* Summary
   This command requests initialization of the storage stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 0

   Description
   This command is required before any other storage related command
   can be send to the West Bridge firmware.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_ALREADY_RUNNING
 */
#define CY_RQT_START_STORAGE (0)


/* Summary
   This command requests shutdown of the storage stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 1

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_NOT_RUNNING
 */
#define CY_RQT_STOP_STORAGE (1)


/* Summary
   This command requests ownership of the given media
   type by the P port processor.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 2

   D0
   Bits 12 - 15 : Bus Index
   Bits  8 - 11 : Zero based device index

   Responses
	* CY_RESP_MEDIA_CLAIMED_RELEASED
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_CLAIM_STORAGE (2)


/* Summary
   This command releases ownership of a given media type
   by the P port processor.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 3

   D0
   Bits 12 - 15 : Bus Index
   Bits  8 - 11 : Zero based device index

   Responses
	* CY_RESP_MEDIA_CLAIMED_RELEASED
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_RELEASE_STORAGE (3)


/* Summary
   This command returns the total number of logical devices
   of the given type of media.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 4

   D0
   Bits 12 - 15 : MediaType
	* 0 = NAND
	* 1 = SDIO Flash
	* 2 = MMC Flash
	* 3 = CE-ATA

   Bits 8 - 11 : Not Used

   Bits 0 - 7 : Not Used

   Responses
	* CY_RESP_MEDIA_DESCRIPTOR
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_QUERY_MEDIA (4)


/* Summary
   This command queries a given device to determine
   information about the number of logical units on
   the given device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 5

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index
   Bits 0 - 7   : Not Used

   Responses
	* CY_RESP_DEVICE_DESCRIPTOR
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_INVALID_PARTITION_TABLE
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_QUERY_DEVICE (5)


/* Summary
   This command queries a given device to determine
   information about the size and location of a logical unit
   located on a physical device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 6

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index
   Bits 0 - 7   : Zero based unit index

   Responses
	* CY_RESP_UNIT_DESCRIPTOR
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_INVALID_PARTITION_TABLE
	* CY_RESP_NO_SUCH_ADDRESS
 */
#define CY_RQT_QUERY_UNIT (6)


/* Summary
   This command initiates the read of a specific block
   from the given media,
   device and unit.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
	* Context = 2
	* Request Code = 7

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index
   Bits 0 - 7   : Zero based unit index

   D1
   Upper 16 bits of block address

   D2
   Lower 16 bits of block address

   D3
   BIT 8 - 15 : Upper 8 bits of Number of blocks

   BIT 0 - 7 : Reserved

   * D4 *
   BITS 8 - 15 : Lower 8 bits of Number of blocks
   BITS 1 -  7 : Not Used
   BIT  0	  : Indicates whether this command is a
   part of a P2S only burst.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_ANTIOCH_DEFERRED_ERROR
 */
#define CY_RQT_READ_BLOCK (7)


/* Summary
   This command initiates the write of a specific block
   from the given media, device and unit.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
	* Context = 2
	* Request Code = 8

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11 : Zero based device index
   Bits 0 - 7 : Zero based unit index

   D1
   Upper 16 bits of block address

   D2
   Lower 16 bits of block address

   D3
   BIT 8 - 15 : Upper 8 bits of Number of blocks

   BIT 0 - 7 : Reserved

   * D4 *
   BITS 8 - 15 : Lower 8 bits of Number of blocks
   BITS 1 -  7 : Not Used
   BIT  0	  : Indicates whether this command is a
    part of a P2S only burst.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_ANTIOCH_DEFERRED_ERROR
 */
#define CY_RQT_WRITE_BLOCK (8)

/* Summary
   This request is sent when the West Bridge device detects
   a change in the status of the media.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request Code = 9

   D0
   Bits 12 - 15 : Bus index
   Bits  0 -  7 : Media type

	D1
	Bit 0 : Action
	 * 0 = Inserted
	 * 1 = Removed

	Description
	When the media manager detects the insertion or removal
	of a media from the West Bridge port, this request is sent
	from the West Bridge device to the P Port processor to
	inform the processor of the change in status of the media.
	This request is sent for both an insert operation and a
	removal operation.

	Responses
	* CY_RESPO_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_MEDIA_CHANGED (9)

/* Summary
   This request is sent when the USB module wishes to claim
   storage media.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request Code = 10

   D0
   Bit 0:
	* 0 = do not release NAND
	* 1 = release NAND

   Bit 1:
	* 0 = do not release SD Flash
	* 1 = release SD Flash

   Bit 2:
	* 0 = do not release MMC flash
	* 1 = release MMC flash

   Bit 3:
	* 0 = do not release CE-ATA storage
	* 1 = release CE-ATA storage

   Bit 8:
	* 0 = do not release storage on bus 0
	* 1 = release storage on bus 0

   Bit 9:
	* 0 = do not release storage on bus 1
	* 1 = release storage on bus 1

   Description
   When the USB cable is attached to the West Bridge device,
   West Bridge will enumerate the storage devices per the USB
   initialization of West Bridge.  In order for West Bridge to
   respond to requests received via USB for the mass storage
   devices, the USB module must claim the storeage.  This
   request is a request to the P port processor to release the
   storage medium.  The medium will not be visible on the USB
   host, until it has been released by the processor.
*/
#define CY_RQT_ANTIOCH_CLAIM (10)

/* Summary
   This request is sent when the P port has asked West Bridge to
   release storage media, and the West Bridge device has
   completed this.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request Code = 11

   D0
   Bit 0:
	* 0 = No change in ownership of NAND storage
	* 1 = NAND ownership has been given to processor

   Bit 1:
	* 0 = No change in ownership of SD storage
	* 1 = SD ownership has been given to processor

   Bit 2:
	* 0 = No change in ownership of MMC storage
	* 1 = MMC ownership has been given to processor

   Bit 3:
	* 0 = No change in ownership of CE-ATA storage
	* 1 = CE-ATA ownership has been given to processor

   Bit 4:
	* 0 = No change in ownership of SD IO device
	* 1 = SD IO device ownership has been given to processor

   Bit 8:
	* 0 = No change in ownership of storage on bus 0
	* 1 = Bus 0 ownership has been given to processor

   Bit 9:
	* 0 = No change in ownership of storage on bus 1
	* 1 = Bus 1 ownership has been given to processor

   Description
   When the P port asks for control of a particular media, West
   Bridge may be able to release the media immediately.  West
   Bridge may also need to complete the flush of buffers before
   releasing the media.  In the later case, West Bridge will
   indicated a release is not possible immediately and West Bridge
   will send this request to the P port when the release has been
   completed.
*/
#define CY_RQT_ANTIOCH_RELEASE (11)

/* Summary
   This request is sent by the Processor to enable/disable the
   handling of SD card detection and SD card write protection
   by the firmware.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 12

   D0
   Bit 8: Enable/disable handling of card detection.
   Bit 1: SDAT_3 = 0, GIPO_0 = 1
   Bit 0: Enable/disable handling of write protection.

   Description
   This request is sent by the Processor to enable/disable
   the handling of SD card detection and SD card write
   protection by the firmware.
 */
#define CY_RQT_SD_INTERFACE_CONTROL	 (12)

/* Summary
   Request from the processor to read a register on the SD
   card, and return the contents.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 13

   D0
   Bits 12 - 15 : MediaType
	* 0 = Reserved
	* 1 = SDIO Flash
	* 2 = MMC Flash
	* 3 = Reserved

   Bits 8 - 11 : Zero based device index
   Bits 0 - 7  : Type of register to read

   Description
   This request is sent by the processor to instruct the
   West Bridge to read a register on the SD/MMC card, and
   send the contents back through the CY_RESP_SD_REGISTER_DATA
   response.
 */
#define CY_RQT_SD_REGISTER_READ	 (13)

/* Summary
   Check if the SD/MMC card connected to West Bridge is
   password locked.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 14

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index

   Description
   This request is sent by the processor to check if the
   SD/MMC connected to the West Bridge is locked with a
   password.
 */
#define CY_RQT_CHECK_CARD_LOCK	(14)

/* Summary
   This command returns the total number of logical devices on the
   given bus

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 15

   D0
   Bits 12 - 15 : Bus Number

   Bits 0 - 11: Not Used

   Responses
	* CY_RESP_BUS_DESCRIPTOR
	* CY_RESP_NO_SUCH_BUS
 */
#define CY_RQT_QUERY_BUS	(15)

/* Summary
   Divide a storage device into two partitions.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
   * Context = 2
   * Request code = 16

   D0
   Bits 12 - 15 : Bus number
   Bits  8 - 11 : Device number
   Bits  0 -  7 : Not used

   D1
   Size of partition 0 (MS word)

   D2
   Size of partition 0 (LS word)

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_PARTITION_STORAGE			 (16)

/* Summary
   Remove the partition table and unify all partitions on
   a storage device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
   * Context = 2
   * Request code = 17

   D0
   Bits 12 - 15 : Bus number
   Bits  8 - 11 : Device number

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_PARTITION_ERASE (17)

/* Summary
   Requests the current transfer amount.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
   * Context = 2
   * Request code = 18

   D0
   Bits 12 - 15 : Bus number
   Bits  8 - 11 : Device number

   Responses
   * CY_RESP_TRANSFER_COUNT
 */
#define CY_RQT_GET_TRANSFER_AMOUNT  (18)

/* Summary
   Erases.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
   * Context = 2
   * Request code = 19

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11 : Zero based device index
   Bits 0 - 7 : Zero based unit index

   D1
   Upper 16 bits of erase unit

   D2
   Lower 16 bits of erase unit

   D3
   BIT 8 - 15 : Upper 8 bits of Number of erase units
   BIT 0 - 7 : Reserved

   * D4 *
   BIT 8 - 15 : Lower 8 bits of Number of erase units
   BIT 0 - 7 : Not Used

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
 */
#define CY_RQT_ERASE (19)

/* Summary
   This command reads 1 byte from an SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 23

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   D1
   Bits 8 - 15  : 0
   Bit  7	   : 0 to indicate a read
   Bits 4 - 6   : Function number
   Bit  3	   : 0
   Bit  2	   : 1 if SDIO interrupt needs to be re-enabled.
   Bits 0 -  1  : Two Most significant bits of Read address

   D2
   Bits 1 - 15  : 15 Least significant bits of Read address
   Bit  0	   : 0


   Responses
	* CY_RESP_SUCCESS_FAILURE
	* CY_RESP_SDIO_DIRECT
*/
#define CY_RQT_SDIO_READ_DIRECT	 (23)

/* Summary
   This command writes 1 byte to an SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 24

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   D1
   Bits 8 - 15  : Data to write
   Bit  7	   : 1 to indicate a write
   Bits 4 - 6   : Function number
   Bit  3	   : 1 if Read after write is enabled
   Bit  2	   : 1 if SDIO interrupt needs to be re-enabled.
   Bits 0 - 1   : Two Most significant bits of write address

   D2
   Bits 1 - 15  : 15 Least significant bits of write address
   Bit  0	   : 0


   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SDIO_DIRECT
*/
#define CY_RQT_SDIO_WRITE_DIRECT (24)

/* Summary
   This command reads performs a multi block/byte read from
   an SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 25

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   D1
   Bit  15	  : 0 to indicate a read
   Bit  12 - 14 : Function Number
   Bit  11	  : Block Mode
   Bit  10	  : OpCode
   Bits  0 -  9 : 10 Most significant bits of Read address

   D2
   Bits 9 - 15  : 7 Least significant bits of address
   Bits 0 -  8  : Block/Byte Count


   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SDIO_EXT
*/
#define CY_RQT_SDIO_READ_EXTENDED (25)

/* Summary
   This command reads performs a multi block/byte write
   to an SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 26

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   D1
   Bit  15	  : 1 to indicate a write
   Bit  12 - 14 : Function Number
   Bit  11	  : Block Mode
   Bit  10	  : OpCode
   Bits  0 -  9 : 10 Most significant bits of Read address

   D2
   Bits 9 - 15  : 7 Least significant bits of address
   Bits 0 -  8  : Block/Byte Count


   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SDIO_EXT
*/
#define CY_RQT_SDIO_WRITE_EXTENDED	(26)

/* Summary
   This command initialises an IO function on the SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 27

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number


   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SDIO_INIT_FUNCTION	 (27)

/* Summary
   This command gets properties of the SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 28

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_QUERY_CARD
*/
#define CY_RQT_SDIO_QUERY_CARD (28)

/* Summary
   This command reads a tuple from the CIS of an SDIO card.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 29

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   D1
   Bits  8 - 15 : Tuple ID to read

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SDIO_GET_TUPLE
*/
#define CY_RQT_SDIO_GET_TUPLE (29)

/* Summary
   This command Aborts an IO operation.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 30

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number


   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SDIO_ABORT_IO (30)

/* Summary
   SDIO Interrupt request sent to the processor from the West Bridge device.

   Direction
   West Bridge ->P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 31

   D0
   Bits 0 - 7 : Bus Index

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SDIO_INTR (31)

/* Summary
   This command Suspends an IO operation.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 32

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SDIO_SUSPEND	 (32)

/* Summary
   This command resumes a suspended operation.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 33

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Zero based function number

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SDIO_RESUME
*/
#define CY_RQT_SDIO_RESUME	(33)

/* Summary
   This command resets an SDIO device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request Code = 34

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : 0

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SDIO_RESET_DEV (34)

/* Summary
   This command asks the API to start the DMA transfer
   for a P2S operation.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Request code = 35

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_P2S_DMA_START (35)

/******************************************************/

/*@@Storage responses
   Summary
   The storage responses include:
	  * CY_RESP_MEDIA_CLAIMED_RELEASED
	  * CY_RESP_MEDIA_DESCRIPTOR
	  * CY_RESP_DEVICE_DESCRIPTOR
	  * CY_RESP_UNIT_DESCRIPTOR
	  * CY_RESP_ANTIOCH_DEFERRED_ERROR
	  * CY_RESP_SD_REGISTER_DATA
	  * CY_RESP_SD_LOCK_STATUS
	  * CY_RESP_BUS_DESCRIPTOR
	  * CY_RESP_TRANSFER_COUNT
	  * CY_RESP_SDIO_EXT
	  * CY_RESP_SDIO_INIT_FUNCTION
	  * CY_RESP_SDIO_QUERY_CARD
	  * CY_RESP_SDIO_GET_TUPLE
	  * CY_RESP_SDIO_DIRECT
	  * CY_RESP_SDIO_INVALID_FUNCTION
	  * CY_RESP_SDIO_RESUME
 */

/* Summary
   Based on the request sent, the state of a given media was
   changed as indicated by this response.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Response Code = 16

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index

   D1
   State of Media
	* 0 = released
	* 1 = claimed
 */
#define	CY_RESP_MEDIA_CLAIMED_RELEASED	(16)


/* Summary
   This response gives the number of physical devices
   associated with a given media type.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Response Code = 17

   D0
   Media Type
	Bits 12 - 15
	* 0 = NAND
	* 1 = SDIO Flash
	* 2 = MMC Flash
	* 3 = CE-ATA

   D1
   Number of devices
 */
#define CY_RESP_MEDIA_DESCRIPTOR (17)


/* Summary
   This response gives description of a physical device.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   MailBox0
	* Context = 2
	* Response Code = 18

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Type of media present on bus

   D1
   Block Size in bytes

   D2
   Bit  15	: Is device removable
   Bit  9	 : Is device password locked
   Bit  8	 : Is device writeable
   Bits 0 - 7 : Number Of Units

   D3
   ERASE_UNIT_SIZE high 16 bits

   D4
   ERASE_UNIT_SIZE low 16 bits

 */
#define CY_RESP_DEVICE_DESCRIPTOR (18)


/* Summary
   This response gives description of a unit on a
   physical device.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   6

   MailBox0
	* Context = 2
	* Response Code = 19

   D0
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index
   Bits 0 - 7   : Zero based unit index

   D1
   Bits 0 - 7   : Media type
	 * 1  = NAND
	 * 2  = SD FLASH
	 * 4  = MMC FLASH
	 * 8  = CEATA
	 * 16 = SD IO

   D2
   Block Size in bytes

   D3
   Start Block Low 16 bits

   D4
   Start Block High 16 bits

   D5
   Unit Size Low 16 bits

   D6
   Unit Size High 16 bits
 */
#define CY_RESP_UNIT_DESCRIPTOR (19)


/* Summary
   This response is sent as error status for P2S
   Storage operation.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 2
   * Request Code = 20

   D0
   Bit 8 : Type of operation (Read / Write)
   Bits 7 - 0 : Error code

   D1
   Bits 12 - 15 : Bus index
   Bits 8 - 11  : Zero based device index
   Bits 0 - 7   : Zero based unit index

   *D2 - D3*
   Address where the error occurred.

   D4
   Length of the operation in blocks.

   Description
   This error is returned by the West Bridge to the
   processor if a storage operation fails due to a
   medium error.
*/
#define CY_RESP_ANTIOCH_DEFERRED_ERROR	 (20)

/* Summary
   Contents of a register on the SD/MMC card connected to
   West Bridge.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   Variable

   Mailbox0
   * Context = 2
   * Request code = 21

   D0
   Length of data in bytes

   D1 - Dn
   The register contents

   Description
   This is the response to a CY_RQT_SD_REGISTER_READ
	request.
*/
#define CY_RESP_SD_REGISTER_DATA (21)

/* Summary
   Status of whether the SD card is password locked.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 22

   D0
   Bit 0 : The card's lock status

   Description
   Status of whether the SD card is password locked.
*/
#define CY_RESP_SD_LOCK_STATUS	(22)


/* Summary
   This response gives the types of physical devices
   attached to a given bus.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 2
	* Response Code = 23

   D0
   Bus Number
	Bits 12 - 15

   D1
   Media present on addressed bus
 */
#define CY_RESP_BUS_DESCRIPTOR	(23)

/* Summary
   Amount of data read/written through the USB mass
   storage/MTP device.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   MailBox0
   * Context = 2
   * Request code = 24

   D0
   MS 16 bits of number of sectors written

   D1
   LS 16 bits of number of sectors written

   D2
   MS 16 bits of number of sectors read

   D3
   LS 16 bits of number of sectors read

   Description
   This is the response to the CY_RQT_GET_TRANSFER_AMOUNT
   request, and represents the number of sectors of data
   that has been written to or read from the storage device
   through the USB Mass storage or MTP interface.
 */
#define CY_RESP_TRANSFER_COUNT (24)

/* Summary
   Status of SDIO Extended read/write operation.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 34

   D0
   Bit 8 : 1 if Read response, 0 if write response
   Bits 0-7: Error Status

   Description
   Status of SDIO Extended read write operation.
*/

#define CY_RESP_SDIO_EXT (34)

/* Summary
   Status of SDIO operation to Initialize a function

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 2
   * Request code = 35


   D0
   Bits 8-15 : Function Interface Code
   Bits 0-7: Extended Function Interface Code

   D1
   Bits 0-15 : Function Block Size

   D2
   Bits 0-15 : Most significant Word of Function PSN

   D3
   Bits 0-15 : Least significant Word of Function PSN

   D4
   Bit 15 : CSA Enabled Status
   Bit 14 : CSA Support Status
   Bit 9  : CSA No Format Status
   Bit 8  : CSA Write Protect Status
   Bit 0  : Function Wake Up Support status

   Description
   Status of SDIO Function Initialization operation.
*/
#define CY_RESP_SDIO_INIT_FUNCTION	(35)

/* Summary
   Status of SDIO operation to query the Card

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 2
   * Request code = 36


   D0
   Bits 8-15 : Number of IO functions present
   Bit 0: 1 if memory is present

   D1
   Bits 0-15 : Card Manufacturer ID

   D2
   Bits 0-15 : Card Manufacturer Additional Information

   D3
   Bits 0-15 : Function 0 Block Size

   D4
   Bits 8-15 :SDIO Card Capability register
   Bits 0-7: SDIO Version


   Description
   Status of SDIO Card Query operation.
   */
#define CY_RESP_SDIO_QUERY_CARD	 (36)
/* Summary
   Status of SDIO CIS read operation

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 37

   D0
   Bit 8 : 1
   Bits 0-7: Error Status

   D1
   Bits 0 - 7 : Size of data read.

   Description
   Status of SDIO Get Tuple Read operation.
 */
#define CY_RESP_SDIO_GET_TUPLE (37)

/* Summary
   Status of SDIO Direct read/write operation.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 38

   D0
   Bit 8 : Error Status
   Bits 0-7: Data Read(If any)

   Description
   Status of SDIO Direct read write operation.

*/
#define CY_RESP_SDIO_DIRECT	 (38)

/* Summary
   Indicates an un-initialized function has been used for IO

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 39

   Description
   Indicates an IO request on an uninitialized function.
*/
#define CY_RESP_SDIO_INVALID_FUNCTION (39)

/* Summary
   Response to a Resume request

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 2
   * Request code = 40

   D0
   Bits 8-15 : Error Status
   Bit 0: 1 if data is available. 0 otherwise.

   Description
   Response to a Resume request. Indicates if data is
   available after resum or not.
*/
#define CY_RESP_SDIO_RESUME	 (40)

/******************************************************/

/*@@USB requests
   Summary
   The USB requests include:
	* CY_RQT_START_USB
	* CY_RQT_STOP_USB
	* CY_RQT_SET_CONNECT_STATE
	* CY_RQT_GET_CONNECT_STATE
	* CY_RQT_SET_USB_CONFIG
	* CY_RQT_GET_USB_CONFIG
	* CY_RQT_STALL_ENDPOINT
	* CY_RQT_GET_STALL
	* CY_RQT_SET_DESCRIPTOR
	* CY_RQT_GET_DESCRIPTOR
	* CY_RQT_SET_USB_CONFIG_REGISTERS
	* CY_RQT_USB_EVENT
	* CY_RQT_USB_EP_DATA
	* CY_RQT_ENDPOINT_SET_NAK
	* CY_RQT_GET_ENDPOINT_NAK
	* CY_RQT_ACK_SETUP_PACKET
	* CY_RQT_SCSI_INQUIRY_COMMAND
	* CY_RQT_SCSI_START_STOP_COMMAND
	* CY_RQT_SCSI_UNKNOWN_COMMAND
	* CY_RQT_USB_REMOTE_WAKEUP
	* CY_RQT_CLEAR_DESCRIPTORS
	* CY_RQT_USB_STORAGE_MONITOR
	* CY_RQT_USB_ACTIVITY_UPDATE
	* CY_RQT_MS_PARTITION_SELECT
 */
#ifndef __doxygen__
#define CY_RQT_USB_RQT_CONTEXT (3)
#endif

/* Summary
   This command requests initialization of the USB stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 0

   Description
   This command is required before any other USB related command can be
   sent to the West Bridge firmware.

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
   * CY_RESP_SUCCESS_FAILURE:CY_RESP_ALREADY_RUNNING
 */
#define CY_RQT_START_USB (0)


/* Summary
   This command requests shutdown of the USB stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 1

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_STOP_USB	 (1)


/* Summary
   This command requests that the USB pins be connected
   or disconnected to/from the West Bridge device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 2

   D0
   Desired Connect State
	* 0 = DISCONNECTED
	* 1 = CONNECTED

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_SET_CONNECT_STATE (2)


/* Summary
   This command requests the connection state of the
   West Bridge USB pins.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 3

   Responses
	* CY_RESP_CONNECT_STATE
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_GET_CONNECT_STATE (3)


/* Summary
   This request configures the USB subsystem.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
	* Context = 3
	* Request Code = 4

   D0
   Bits 8 - 15: Media to enumerate (bit mask)
   Bits 0 - 7: Enumerate Mass Storage (bit mask)
	* 1 = Enumerate device on bus 0
	* 2 = Enumerate device on bus 1

   D1
   Enumeration Methodology
	* 1 = West Bridge enumeration
	* 0 = P Port enumeration

   D2
   Mass storage interface number - Interface number to
   be used for the mass storage interface

   D3
   Mass storage callbacks
	* 1 = relay to P port
	* 0 = completely handle in firmware

   Description
   This indicates how enumeration should be handled.
   Enumeration can be handled by the West Bridge device
   or by the P port processor.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_INVALID_MASK
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_INVALID_STORAGE_MEDIA
 */
#define CY_RQT_SET_USB_CONFIG (4)


/* Summary
   This request retrieves the current USB configuration from
   the West Bridge device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 5

   Responses
	* CY_RESP_USB_CONFIG
 */
#define CY_RQT_GET_USB_CONFIG (5)


/* Summary
   This request stalls the given endpoint.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 6

   D0
   Endpoint Number

   D1
	* 1 = Stall Endpoint
	* 0 = Clear Stall

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_INVALID_ENDPOINT
 */
#define CY_RQT_STALL_ENDPOINT (6)


/* Summary
   This request retrieves the stall status of the
   requested endpoint.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 7

   D0
   Endpoint number

   Responses
	* CY_RESP_ENDPOINT_STALL
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_INVALID_ENDPOINT
 */
#define CY_RQT_GET_STALL (7)


/* Summary
   This command sets the contents of a descriptor.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 8

   D0
	Bit 15 - Bit 8
	Descriptor Index

	Bit 7 - Bit 0
	Descriptor Type
	* Device = 1
	* Device Qualifier = 2
	* Full Speed Configuration = 3
	* High Speed Configuration = 4

   * D1 - DN *
   Actual data for the descriptor

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_TYPE
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_INDEX
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_LENGTH
 */
#define CY_RQT_SET_DESCRIPTOR (8)

/* Summary
   This command gets the contents of a descriptor.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 9

   D0
	Bit 15 - Bit 8
	Descriptor Index

	Bit 7 - Bit 0
	Descriptor Type
	* Device = 1
	* Device Qualifier = 2
	* Full Speed Configuration = 3
	* High Speed Configuration = 4

   Responses
	* CY_RESP_USB_DESCRIPTOR
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_TYPE
	* CY_RESP_SUCCESS_FAILURE:CY_ERR_BAD_INDEX
 */
#define CY_RQT_GET_DESCRIPTOR (9)

/* Summary
   This request is sent from the P port processor to the
   West Bridge device to physically configure the endpoints
   in the device.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   3

   MailBox0
   * Context = 3
   * Request Code = 10

   D0
	Bit 15 - Bit 8
	  EP1OUTCFG register value
	Bit 7 - Bit 0
	  EP1INCFG register value

   * D1 - D2 *
   PEPxCFS register values where x = 3, 5, 7, 9

   * D3 - D7 *
   LEPxCFG register values where x = 3, 5, 7, 9, 10,
	11, 12, 13, 14, 15

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_SET_USB_CONFIG_REGISTERS	(10)

/* Summary
   This request is sent to the P port processor when a
   USB event occurs and needs to be relayed to the
   P port.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Request Code = 11

   D0
   Event Type
   * 0 = Reserved
   * 1 = Reserved
   * 2 = USB Suspend
   * 3 = USB Resume
   * 4 = USB Reset
   * 5 = USB Set Configuration
   * 6 = USB Speed change

   D1
   If EventTYpe is USB Speed change
   * 0 = Full Speed
   * 1 = High Speed

   If EventType is USB Set Configuration
   * The number of the configuration to use
   * (may be zero to unconfigure)

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_USB_EVENT (11)

/* Summary
   This request is sent in both directions to transfer
   endpoint data for endpoints 0 and 1.

   Direction
   West Bridge -> P Port Processor
   P Port Processor -> West Bridge

   Length (in transfers)
   Variable

   Mailbox0
   * Context = 3
   * Request Code = 12

   D0
   Bit 15 - 14 Data Type
   * 0 = Setup (payload should be the 8 byte setup packet)
   * 1 = Data
   * 2 = Status  (payload should be empty)

	Bit 13 Endpoint Number (only 0 and 1 supported)
	Bit 12 First Packet (only supported for Host ->
	West Bridge traffic)
	Bit 11 Last Packet (only supported for Host ->
	West Bridge traffic)

   Bit 9 - 0 Data Length (real max data length is 64 bytes
   for EP0 and EP1)

   *D1-Dn*
   Endpoint data
*/
#define CY_RQT_USB_EP_DATA (12)


/* Summary
   This request sets the NAK bit on an endpoint.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 13

   D0
   Endpoint Number

   D1
	* 1 = NAK Endpoint
	* 0 = Clear NAK

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_INVALID_ENDPOINT
 */
#define CY_RQT_ENDPOINT_SET_NAK	(13)


/* Summary
   This request retrieves the NAK config status of the
   requested endpoint.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Request Code = 14

   D0
   Endpoint number

   Responses
	* CY_RESP_ENDPOINT_NAK
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_INVALID_ENDPOINT
 */
#define CY_RQT_GET_ENDPOINT_NAK (14)

/* Summary
   This request acknowledges a setup packet that does not
   require any data transfer.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox
   * Context = 3
   * Request Code = 15

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_ACK_SETUP_PACKET (15)

/* Summary
   This request is sent when the USB storage driver within
   West Bridge receives an Inquiry request.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   x - variable

   Mailbox0
   * Context = 3
   * Request Code = 16

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Media type being addressed

   D1
   Bits 8	  : EVPD bit from request
   Bits 0 - 7  : Codepage from the inquiry request

   D2
   Length of the inquiry response in bytes

   * D3 - Dn *
   The inquiry response

   Description
   When the West Bridge firmware receives an SCSI Inquiry
   request from the USB host, the response to this mass
   storage command is created by West Bridge and forwarded to
   the P port processor.  The P port processor may change
   this response before it is returned to the USB host. This
   request is the method by which this may happen.
*/
#define CY_RQT_SCSI_INQUIRY_COMMAND (16)

/* Summary
   This request is sent when the USB storage driver within
   West Bridge receives a Start/Stop request.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Request Code = 17

   D0
   Bits 12 - 15 : Bus index
   Bits  8 - 11 : Zero based device index
   Bits  0 -  7 : Media type being addressed

   D1
   Bit 1
   * LoEj Bit (See SCSI-3 specification)

   Bit 0
   * Start Bit (See SCSI-3 specification)

   Description
   When the West Bridge firmware received a SCSI Start/Stop
   request from the USB host, this request is relayed to the
   P port processor. This request is used to relay the command.
   The USB firmware will not response to the USB command until
   the response to this request is recevied by the firmware.
*/
#define CY_RQT_SCSI_START_STOP_COMMAND	(17)

/* Summary
   This request is sent when the USB storage driver
   receives an unknown CBW on mass storage.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   4

   Mailbox0
   * Context = 3
   * Request Code = 18

   D0
   Bits 12 - 15 : MediaType
	* 0 = NAND
	* 1 = SDIO Flash
	* 2 = MMC Flash
	* 3 = CE-ATA

   D1
   The length of the request in bytes

   D2 - Dn
   CBW command block from the SCSI host controller.

   Description
   When the firmware recevies a SCSI request that is not
   understood, this request is relayed to the
   P port processor.
*/
#define CY_RQT_SCSI_UNKNOWN_COMMAND	(18)

/* Summary
   Request the West Bridge to signal remote wakeup
   to the USB host.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Request code = 19

   Description
   Request from the processor to West Bridge, to signal
   remote wakeup to the USB host.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_USB_REMOTE_WAKEUP	 (19)

/* Summary
   Request the West Bridge to clear all descriptors tha
    were set previously
   using the Set Descriptor calls.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Request code = 20

   Description
   Request from the processor to West Bridge, to clear
   all descriptor information that was previously stored
   on the West Bridge using CyAnUsbSetDescriptor calls.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_CLEAR_DESCRIPTORS (20)

/* Summary
   Request the West Bridge to monitor USB to storage activity
   and send periodic updates.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   Mailbox0
   * Context = 3
   * Request code = 21

   D0
   Upper 16 bits of write threshold

   D1
   Lower 16 bits of write threshold

   D2
   Upper 16 bits of read threshold

   D3
   Lower 16 bits of read threshold

   Description
   Request from the processor to West Bridge, to start
   monitoring the level of read/write activity on the
   USB mass storage drive and to set the threshold
   level at which progress reports are sent.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_USB_STORAGE_MONITOR	(21)

/* Summary
   Event from the West Bridge showing that U2S activity
   since the last event has crossed the threshold.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 3
   * Request code = 22

   D0
   Upper 16 bits of sectors written since last event.

   D1
   Lower 16 bits of sectors written since last event.

   D2
   Upper 16 bits of sectors read since last event.

   D3
   Lower 16 bits of sectors read since last event.

   Description
   Event notification from the West Bridge indicating
   that the number of read/writes on the USB mass
   storage device have crossed a pre-defined threshold
   level.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_USB_ACTIVITY_UPDATE	(22)

/* Summary
   Request to select the partitions to be enumerated on a
   storage device with partitions.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Request code = 23

   D0
   Bits 8-15 : Bus index
   Bits 0- 7 : Device index

   D1
   Bits 8-15 : Control whether to enumerate partition 1.
   Bits 0- 7 : Control whether to enumerate partition 0.

   Responses
   * CY_RESP_SUCCESS_FAILURE
 */
#define CY_RQT_MS_PARTITION_SELECT	(23)

/************/

/*@@USB responses
   Summary
   The USB responses include:
   * CY_RESP_USB_CONFIG
   * CY_RESP_ENDPOINT_CONFIG
   * CY_RESP_ENDPOINT_STALL
   * CY_RESP_CONNECT_STATE
   * CY_RESP_USB_DESCRIPTOR
   * CY_RESP_USB_INVALID_EVENT
   * CY_RESP_ENDPOINT_NAK
   * CY_RESP_INQUIRY_DATA
   * CY_RESP_UNKNOWN_SCSI_COMMAND
 */

/* Summary
   This response contains the enumeration configuration
   information for the USB module.

   Direction
   8051->P

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Response Code = 32

   D0
   Bits 8 - 15: Media to enumerate (bit mask)
   Bits 0 -  7: Buses to enumerate (bit mask)
	* 1 = Bus 0
	* 2 = Bus 1

   D1
   Enumeration Methodology
	* 0 = West Bridge enumeration
	* 1 = P Port enumeration

   D2
   Bits 7 - 0  : Interface Count - the number of interfaces
   Bits 15 - 8 : Mass storage callbacks

 */
#define CY_RESP_USB_CONFIG (32)


/* Summary
   This response contains the configuration information
   for the specified endpoint.

   Direction
   8051->P

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Response Code = 33

   D0
   Bits 15 - 12 : Endpoint Number (0 - 15)

   Bits 11 - 10 : Endpoint Type
	* 0 = Control
	* 1 = Bulk
	* 2 = Interrupt
	* 3 = Isochronous

   Bits 9 : Endpoint Size
	* 0 = 512
	* 1 = 1024

   Bits 8 - 7 : Buffering
	* 0 = Double
	* 1 = Triple
	* 2 = Quad

   Bits 6 : Bit Direction
	* 0 = Input
	* 1 = Output
 */
#define CY_RESP_ENDPOINT_CONFIG (33)


/* Summary
   This response contains the stall status for
   the specified endpoint.

   Direction
   8051->P

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Response Code = 34

   D0
   Stall status
	* 0 = Active
	* 1 = Stalled
 */
#define CY_RESP_ENDPOINT_STALL (34)


/* Summary
   This response contains the connected/disconnected
   state of the West Bridge USB pins.

   Direction
   8051->P

   Length (in transfers)
   1

   MailBox0
	* Context = 3
	* Response Code = 35

   D0
   Connect state
	* 0 = Disconnected
	* 1 = Connected
 */
#define CY_RESP_CONNECT_STATE (35)

/* Summary
   This response contains the information
   about the USB configuration

   Direction
   West Bridge -> P Port Processor

   Length
   x bytes

   Mailbox0
   * Context = 3
   * Response Code = 36

   D0
   Length in bytes of the descriptor

   * D1 - DN *
   Descriptor contents
*/
#define CY_RESP_USB_DESCRIPTOR (36)

/* Summary
   This response is sent in response to a bad USB event code

   Direction
   P Port Processor -> West Bridge

   Length
   1 word (2 bytes)

   Mailbox0
   * Context = 3
   * Response Code = 37

   D0
   The invalid event code in the request
*/
#define CY_RESP_USB_INVALID_EVENT	(37)

/* Summary
   This response contains the current NAK status of
   a USB endpoint.

   Direction
   West Bridge -> P port processor

   Length
   1 transfer

   Mailbox0
   * Context = 3
   * Response Code = 38

   D0
   The NAK status of the endpoint
   1 : NAK bit set
   0 : NAK bit clear
*/
#define CY_RESP_ENDPOINT_NAK (38)

/* Summary
   This response gives the contents of the inquiry
   data back to West Bridge to returns to the USB host.

   Direction
   West Bridge -> P Port Processor

   Length
   Variable

   MailBox0
   * Context = 3
   * Response Code = 39

   D0
   Length of the inquiry response

   *D1 - Dn*
   Inquiry data
*/
#define CY_RESP_INQUIRY_DATA (39)

/* Summary
   This response gives the status of an unknown SCSI command.
   This also gives three bytes of sense information.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 3
   * Response Code = 40

   D0
   The length of the reply in bytes

   D1
   * Status of the command
   * Sense Key

   D2
   * Additional Sense Code (ASC)
   * Additional Sense Code Qualifier (ASCQ)
*/
#define CY_RESP_UNKNOWN_SCSI_COMMAND (40)
/*******************************************************/

/*@@Turbo requests
   Summary
   The Turbo requests include:
	* CY_RQT_START_MTP
	* CY_RQT_STOP_MTP
	* CY_RQT_INIT_SEND_OBJECT
	* CY_RQT_CANCEL_SEND_OBJECT
	* CY_RQT_INIT_GET_OBJECT
	* CY_RQT_CANCEL_GET_OBJECT
	* CY_RQT_SEND_BLOCK_TABLE
	* CY_RQT_MTP_EVENT
	* CY_RQT_TURBO_CMD_FROM_HOST
	* CY_RQT_TURBO_SEND_RESP_DATA_TO_HOST
	* CY_RQT_TURBO_SWITCH_ENDPOINT
	* CY_RQT_TURBO_START_WRITE_DMA
	* CY_RQT_ENABLE_USB_PATH
	* CY_RQT_CANCEL_ASYNC_TRANSFER
 */
#ifndef __doxygen__
#define CY_RQT_TUR_RQT_CONTEXT (4)
#endif

/* Summary
   This command requests initialization of the MTP stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 0

   Description
   This command is required before any other MTP related
   command can be sent to the West Bridge firmware.

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
   * CY_RESP_SUCCESS_FAILURE:CY_RESP_ALREADY_RUNNING
 */
#define CY_RQT_START_MTP (0)

/* Summary
   This command requests shutdown of the MTP stack.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 1

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_STOP_MTP (1)

/* Summary
   This command sets up an MTP SendObject operation.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 2

   D0
   Total bytes for send object Low 16 bits

   D1
   Total bytes for send object High 16 bits

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_INIT_SEND_OBJECT (2)

/* Summary
   This command cancels West Bridges handling of
   an ongoing MTP SendObject operation. This
   does NOT send an MTP response.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 3

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_NO_OPERATION_PENDING
 */
#define CY_RQT_CANCEL_SEND_OBJECT (3)

/* Summary
   This command sets up an MTP GetObject operation.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
	* Context = 4
	* Request Code = 4

   D0
   Total bytes for get object Low 16 bits

   D1
   Total bytes for get object High 16 bits

   D2
   Transaction Id for get object Low 16 bits

   D3
   Transaction Id for get object High 16 bits

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_INIT_GET_OBJECT (4)

/* Summary
   This command notifies West Bridge of a new
   BlockTable transfer.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 5

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_SEND_BLOCK_TABLE (5)

/* Summary
   This request is sent to the P port processor when a MTP event occurs
   and needs to be relayed to the P port.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   2

   Mailbox0
   * Context = 4
   * Request Code = 6

   D0
   Bits 15 - 8 : Return Status for GetObject/SendObject
   Bits 7 - 0  : Event Type
   * 0 = MTP SendObject Complete
   * 1 = MTP GetObject Complete
   * 2 = BlockTable Needed

   D1
   Lower 16 bits of the length of the data that got transferred
   in the Turbo Endpoint.(Applicable to "MTP SendObject Complete"
   and "MTP GetObject Complete" events)

   D2
   Upper 16 bits of the length of the data that got transferred
   in the Turbo Endpoint. (Applicable to "MTP SendObject Complete"
   and "MTP GetObject Complete" events)

   D3
   Lower 16 bits of the Transaction Id of the MTP_SEND_OBJECT
   command. (Applicable to "MTP SendObject Complete" event)

   D4
   Upper 16 bits of the Transaction Id of the MTP_SEND_OBJECT
   command. (Applicable to "MTP SendObject Complete" event)

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_MTP_EVENT (6)

/* Summary
   This request is sent to the P port processor when a command
   is received from Host in a Turbo Endpoint. Upon receiving
   this event, P port should read the data from the endpoint as
   soon as possible.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   Mailbox0
   * Context = 4
   * Request Code = 7

   D0
   This contains the EP number. (This will be always two now).

   D1
   Length of the data available in the Turbo Endpoint.

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_TURBO_CMD_FROM_HOST  (7)

/* Summary
   This request is sent to the West Bridge when the P port
   needs to send data to the Host in a Turbo Endpoint.
   Upon receiving this event, Firmware will make the end point
   avilable for the P port. If the length is zero, then
   firmware will send a zero length packet.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   Mailbox0
   * Context = 4
   * Request Code = 8

   D0
   This contains the EP number. (This will be always six now).

   D1
	Lower 16 bits of the length of the data that needs to be
	sent in the Turbo Endpoint.

   D2
	Upper 16 bits of the length of the data that needs to be
	sent in the Turbo Endpoint.

   Responses
   * CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
*/
#define CY_RQT_TURBO_SEND_RESP_DATA_TO_HOST	(8)

/* Summary
   This command cancels West Bridges handling of
   an ongoing MTP GetObject operation. This
   does NOT send an MTP response.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 9

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_NO_OPERATION_PENDING
 */
#define CY_RQT_CANCEL_GET_OBJECT (9)

/* Summary
   This command switches a Turbo endpoint
   from the U port to the P port. If no data
   is in the endpoint the endpoint is
   primed to switch as soon as data is placed
   in the endpoint. The endpoint will continue
   to switch until all data has been transferd.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   2

   MailBox0
	* Context = 4
	* Request Code = 10

   D0
   Whether the read is a packet read.

   D1
	Lower 16 bits of the length of the data to switch
	the Turbo Endpoint for.

   D2
	Upper 16 bits of the length of the data to switch
	the Turbo Endpoint for.

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
	* CY_RESP_SUCCESS_FAILURE:CY_RESP_NOT_RUNNING
 */
#define CY_RQT_TURBO_SWITCH_ENDPOINT (10)

/* Summary
   This command requests the API to start the DMA
   transfer of a packet of MTP data to the Antioch.

   Direction
   West Bridge -> P Port Processor

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request Code = 11

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
 */
#define CY_RQT_TURBO_START_WRITE_DMA (11)

/* Summary
   This command requests the firmware to switch the
   internal data paths to enable USB access to the
   Mass storage / MTP endpoints.

   Direction
   P Port Processor -> West Bridge

   Length (in transfers)
   1

   MailBox0
	* Context = 4
	* Request code = 12

   Responses
	* CY_RESP_SUCCESS_FAILURE:CY_AS_ERROR_SUCCESS
 */
#define CY_RQT_ENABLE_USB_PATH	(12)

/* Summary
   Request to cancel an asynchronous MTP write from
   the processor side.

   Direction
   P Port processor -> West Bridge

   Length (in transfers)
   1

   Mailbox0
   * Context = 4
   * Request code = 13

   D0
   * EP number

   Description
   This is a request to the firmware to update internal
   state so that a pending write on the MTP endpoint
   can be cancelled.
 */
#define CY_RQT_CANCEL_ASYNC_TRANSFER (13)

/******************************************************/

/*@@Turbo responses
   Summary
   The Turbo responses include:
   * CY_RESP_MTP_INVALID_EVENT
 */

/* Summary
   This response is sent in response to a bad MTP event code

   Direction
   P Port Processor -> West Bridge

   Length
   1 word (2 bytes)

   Mailbox0
   * Context = 4
   * Response Code = 16

   D0
   The invalid event code in the request
*/
#define CY_RESP_MTP_INVALID_EVENT (16)

#ifndef __doxygen__
#define CY_RQT_CONTEXT_COUNT (5)
#endif

#endif			/* _INCLUDED_CYASPROTOCOL_H_ */

OpenPOWER on IntegriCloud