summaryrefslogtreecommitdiffstats
path: root/drivers/clk/meson
Commit message (Expand)AuthorAgeFilesLines
* clk: meson: drop CLK_SET_RATE_PARENT flagYixun Lan2018-05-151-1/+1
* clk: meson-axg: Add AO Clock and Reset controller driverQiufang Dai2018-05-154-1/+195
* clk: meson: aoclk: refactor common code into dedicated fileYixun Lan2018-05-156-62/+160
* clk: meson: migrate to devm_of_clk_add_hw_provider APIYixun Lan2018-05-151-1/+1
* clk: meson: gxbb: add the video decoder clocksMaxime Jourdan2018-05-152-1/+119
* clk: meson: meson8b: add support for the NAND clocksMartin Blumenstingl2018-05-152-1/+58
* clk: meson: Drop unused local variable and add staticStephen Boyd2018-03-143-11/+10
* clk: meson: clean-up clk81 clocksJerome Brunet2018-03-132-8/+4
* clk: meson: add fdiv clock gatesJerome Brunet2018-03-136-33/+278
* clk: meson: add mpll pre-dividerJerome Brunet2018-03-136-13/+65
* clk: meson: axg: add hifi pll clockJerome Brunet2018-03-132-1/+56
* clk: meson: add ROUND_CLOSEST to the pll driverJerome Brunet2018-03-132-4/+15
* clk: meson: add gp0 frac parameter for axg and gxlJerome Brunet2018-03-132-2/+12
* clk: meson: improve pll driver results with fracJerome Brunet2018-03-132-59/+91
* clk: meson: remove special gp0 lock loopJerome Brunet2018-03-134-15/+1
* clk: meson: poke pll CNTL lastJerome Brunet2018-03-132-3/+3
* clk: meson: add fractional part of meson8b fixed_pllJerome Brunet2018-03-131-0/+5
* clk: meson: use hhi syscon if availableJerome Brunet2018-03-133-24/+60
* clk: meson: remove obsolete cpu_clkJerome Brunet2018-03-133-190/+1
* clk: meson: rework meson8b cpu clockJerome Brunet2018-03-132-61/+119
* clk: meson: split divider and gate part of mpllJerome Brunet2018-03-138-118/+197
* clk: meson: migrate plls clocks to clk_regmapJerome Brunet2018-03-135-530/+535
* clk: meson: migrate the audio divider clock to clk_regmapJerome Brunet2018-03-133-68/+30
* clk: meson: migrate mplls clocks to clk_regmapJerome Brunet2018-03-135-354/+313
* clk: meson: add regmap helpers for parmJerome Brunet2018-03-131-0/+16
* clk: meson: migrate muxes to clk_regmapJerome Brunet2018-03-133-213/+184
* clk: meson: migrate dividers to clk_regmapJerome Brunet2018-03-133-159/+142
* clk: meson: migrate gates to clk_regmapJerome Brunet2018-03-135-195/+206
* clk: meson: add regmap to the clock controllersJerome Brunet2018-03-134-12/+52
* clk: meson: remove superseded aoclk_gate_regmapJerome Brunet2018-03-132-56/+0
* clk: meson: switch gxbb ao_clk to clk_regmapJerome Brunet2018-03-134-12/+12
* clk: meson: add regmap clocksJerome Brunet2018-03-134-0/+282
* clk: meson: remove obsolete commentsJerome Brunet2018-03-133-12/+0
* clk: meson: only one loop index is necessary in probeJerome Brunet2018-03-133-15/+14
* clk: meson: use devm_of_clk_add_hw_providerJerome Brunet2018-03-133-6/+7
* clk: meson: use dev pointer where possibleJerome Brunet2018-03-132-5/+5
* clk: meson: add axg misc bit to the mpll driverJerome Brunet2018-02-123-0/+28
* clk: meson: axg: fix the od shift of the sys_pllYixun Lan2018-02-121-1/+1
* clk: meson: axg: add the fractional part of the fixed_pllJerome Brunet2018-02-121-0/+5
* clk: meson: gxbb: add the fractional part of the fixed_pllJerome Brunet2018-02-121-0/+5
* clk: meson: fix rate calculation of plls with a fractional partJerome Brunet2018-02-123-3/+15
* clk: meson: add the gxl hdmi pllJerome Brunet2018-02-121-2/+48
* clk: meson: add od3 to the pll driverJerome Brunet2018-02-123-3/+23
* clk: meson: use the frac parameter width instead of a constantJerome Brunet2018-02-121-1/+1
* clk: meson: remove unnecessary rounding in the pll clockJerome Brunet2018-02-121-8/+9
* clk: meson: remove useless pll rate params tablesJerome Brunet2018-02-122-188/+0
* clk: meson: check pll rate param table before using itJerome Brunet2018-02-121-0/+10
* clk: meson-axg: fix potential NULL dereference in axg_clkc_probe()weiyongjun (A)2018-01-101-0/+2
* Merge tag 'meson-clk-for-v4.16-3' of git://github.com/BayLibre/clk-meson into...Stephen Boyd2018-01-021-1/+1
|\
| * clk: meson: mpll: use 64-bit maths in params_from_rateMartin Blumenstingl2017-12-231-1/+1
OpenPOWER on IntegriCloud