summaryrefslogtreecommitdiffstats
path: root/net
diff options
context:
space:
mode:
authorRobert Richter <robert.richter@amd.com>2010-03-23 19:33:21 +0100
committerRobert Richter <robert.richter@amd.com>2010-05-04 11:35:26 +0200
commitd0e4120fda6f87eead438eed4d49032e12060e58 (patch)
tree57f3ab727aa12bc63f19437a0a026e2ea5bd6d67 /net
parent8f5a2dd83a1f8e89fdc17eb0f2f07c2e713e635a (diff)
downloadop-kernel-dev-d0e4120fda6f87eead438eed4d49032e12060e58.zip
op-kernel-dev-d0e4120fda6f87eead438eed4d49032e12060e58.tar.gz
oprofile/x86: reserve counter msrs pairwise
For AMD's and Intel's P6 generic performance counters have pairwise counter and control msrs. This patch changes the counter reservation in a way that both msrs must be registered. It joins some counter loops and also removes the unnecessary NUM_CONTROLS macro in the AMD implementation. Signed-off-by: Robert Richter <robert.richter@amd.com>
Diffstat (limited to 'net')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud