diff options
author | David S. Miller <davem@davemloft.net> | 2017-01-07 20:48:16 -0500 |
---|---|---|
committer | David S. Miller <davem@davemloft.net> | 2017-01-07 20:48:16 -0500 |
commit | b14ad90c9926d841b0478107ae25fa9fb46936d2 (patch) | |
tree | a2bac7db0c432f868c580f5db28a68f01887304e /include/linux/soc/ti/knav_dma.h | |
parent | 350a47189c7ab5fdc2e3af855585b99514114d72 (diff) | |
parent | c40d8883a28ece32d753d96e77f05e5e9a7c4415 (diff) | |
download | op-kernel-dev-b14ad90c9926d841b0478107ae25fa9fb46936d2.zip op-kernel-dev-b14ad90c9926d841b0478107ae25fa9fb46936d2.tar.gz |
Merge branch 'cpsw-cpdma-DDR'
Grygorii Strashko says:
====================
net: ethernet: ti: cpsw: support placing CPDMA descriptors into DDR
This series intended to add support for placing CPDMA descriptors into
DDR by introducing new module parameter "descs_pool_size" to specify
size of descriptor's pool. The "descs_pool_size" defines total number
of CPDMA CPPI descriptors to be used for both ingress/egress packets
processing. If not specified - the default value 256 will be used
which will allow to place descriptor's pool into the internal CPPI
RAM.
In addition, added ability to re-split CPDMA pool of descriptors
between RX and TX path via ethtool '-G' command wich will allow to
configure and fix number of descriptors used by RX and TX path, which,
then, will be split between RX/TX channels proportionally depending on
number of RX/TX channels and its weight.
This allows significantly to reduce UDP packets drop rate for
bandwidth >301 Mbits/sec (am57x).
Before enabling this feature, the am437x SoC has to be fixed as it's
proved that it's not working when CPDMA descriptors placed in DDR.
So, the patch 1 fixes this issue.
====================
Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'include/linux/soc/ti/knav_dma.h')
0 files changed, 0 insertions, 0 deletions