diff options
author | Matt Carlson <mcarlson@broadcom.com> | 2010-04-12 06:58:24 +0000 |
---|---|---|
committer | David S. Miller <davem@davemloft.net> | 2010-04-13 02:25:42 -0700 |
commit | cea46462681d61a65a208d17206d38739c1ea1b1 (patch) | |
tree | af5b17960d6871e9dc2b6d104eaadf87730220f5 /drivers/net/tg3.c | |
parent | b6c6712a42ca3f9fa7f4a3d7c40e3a9dd1fd9e03 (diff) | |
download | op-kernel-dev-cea46462681d61a65a208d17206d38739c1ea1b1.zip op-kernel-dev-cea46462681d61a65a208d17206d38739c1ea1b1.tar.gz |
tg3: Disable CLKREQ in L2
This patch disables CLKREQ in L2 to workaround a chipset bug.
Signed-off-by: Matt Carlson <mcarlson@broadcom.com>
Reviewed-by: Michael Chan <mchan@broadcom.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'drivers/net/tg3.c')
-rw-r--r-- | drivers/net/tg3.c | 14 |
1 files changed, 14 insertions, 0 deletions
diff --git a/drivers/net/tg3.c b/drivers/net/tg3.c index 460a0c2..4ae01b3 100644 --- a/drivers/net/tg3.c +++ b/drivers/net/tg3.c @@ -7642,6 +7642,20 @@ static int tg3_reset_hw(struct tg3 *tp, int reset_phy) tw32(GRC_MODE, grc_mode); } + if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) { + u32 grc_mode = tr32(GRC_MODE); + + /* Access the lower 1K of PL PCIE block registers. */ + val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK; + tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL); + + val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5); + tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5, + val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ); + + tw32(GRC_MODE, grc_mode); + } + /* This works around an issue with Athlon chipsets on * B3 tigon3 silicon. This bit has no effect on any * other revision. But do not set this on PCI Express |