summaryrefslogtreecommitdiffstats
path: root/arch/arm/mach-u300
diff options
context:
space:
mode:
authorWill Deacon <will.deacon@arm.com>2010-08-05 11:20:51 +0100
committerRussell King <rmk+kernel@arm.linux.org.uk>2010-08-10 22:10:54 +0100
commitcdf357f1e13a08a11261edacb3083746f65c1ed9 (patch)
treebb49c4536929906b69f6e99e2457fc2ccc7944d9 /arch/arm/mach-u300
parent988257cfcbc468cb26b3addfcab1d0187c4e2399 (diff)
downloadop-kernel-dev-cdf357f1e13a08a11261edacb3083746f65c1ed9.zip
op-kernel-dev-cdf357f1e13a08a11261edacb3083746f65c1ed9.tar.gz
ARM: 6299/1: errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID
On versions of the Cortex-A9 prior to r2p0, performing TLB invalidations by ASID match can result in the incorrect ASID being broadcast to other CPUs. As a consequence of this, the targetted TLB entries are not invalidated across the system. This workaround changes the TLB flushing routines to invalidate entries regardless of the ASID. Cc: <stable@kernel.org> Tested-by: Rob Clark <rob@ti.com> Acked-by: Catalin Marinas <catalin.marinas@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
Diffstat (limited to 'arch/arm/mach-u300')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud