summaryrefslogtreecommitdiffstats
path: root/arch/arm/mach-imx/clk-busy.c
diff options
context:
space:
mode:
authorLiu Ying <Ying.Liu@freescale.com>2015-02-12 14:01:29 +0800
committerShawn Guo <shawn.guo@linaro.org>2015-03-02 20:52:13 +0800
commit5ccc248cc53708337a2bfe4ea380c20948e8bbed (patch)
treed0c9d3d0bcd14fe588e50d756bd6095abadbc858 /arch/arm/mach-imx/clk-busy.c
parent721fee59d26e46700476f4c70572e9e0f1cc8fd3 (diff)
downloadop-kernel-dev-5ccc248cc53708337a2bfe4ea380c20948e8bbed.zip
op-kernel-dev-5ccc248cc53708337a2bfe4ea380c20948e8bbed.tar.gz
ARM: imx6q: clk: Add support for mipi_core_cfg clock as a shared clock gate
The CG8 field of the CCM CCGR3 register is named as 'mipi_core_cfg' clock, according to the i.MX6q/sdl reference manuals. This clock is actually the gate for several clocks, including the hsi_tx_sel clock's output and the video_27m clock's output. The MIPI DSI host controller embedded in the i.MX6q/sdl SoCs uses the video_27m clock to generate PLL reference clock and MIPI core configuration clock. In order to gate/ungate the two MIPI DSI host controller relevant clocks, this patch adds the mipi_core_cfg clock as a shared clock gate. Suggested-by: Philipp Zabel <p.zabel@pengutronix.de> Signed-off-by: Liu Ying <Ying.Liu@freescale.com> Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Diffstat (limited to 'arch/arm/mach-imx/clk-busy.c')
0 files changed, 0 insertions, 0 deletions
OpenPOWER on IntegriCloud