summaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/tegra-seaboard.dts
diff options
context:
space:
mode:
authorStephen Warren <swarren@nvidia.com>2012-04-26 11:19:03 -0600
committerStephen Warren <swarren@nvidia.com>2012-05-03 14:49:08 -0600
commit22bd1f7ef40a1c0f2ba796ba7cd80013adcb835d (patch)
tree050f3475bfeeca1aa5d24923bc8d3d108a938afd /arch/arm/boot/dts/tegra-seaboard.dts
parentb46b0b54dea200973ce380369beb192b136d8934 (diff)
downloadop-kernel-dev-22bd1f7ef40a1c0f2ba796ba7cd80013adcb835d.zip
op-kernel-dev-22bd1f7ef40a1c0f2ba796ba7cd80013adcb835d.tar.gz
ARM: dt: tegra seaboard: fix I2C2 SCL rate
This I2C bus is used for EDID/DDC reads and other "slow" I2C devices. This requires a 100KHz SCL (clock) rate. Signed-off-by: Stephen Warren <swarren@nvidia.com>
Diffstat (limited to 'arch/arm/boot/dts/tegra-seaboard.dts')
-rw-r--r--arch/arm/boot/dts/tegra-seaboard.dts2
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/arm/boot/dts/tegra-seaboard.dts b/arch/arm/boot/dts/tegra-seaboard.dts
index 0f30fc9..11aea88 100644
--- a/arch/arm/boot/dts/tegra-seaboard.dts
+++ b/arch/arm/boot/dts/tegra-seaboard.dts
@@ -281,7 +281,7 @@
};
i2c@7000c400 {
- clock-frequency = <400000>;
+ clock-frequency = <100000>;
};
i2c@7000c500 {
OpenPOWER on IntegriCloud