blob: fe25f700edcc043b33a07a7c2c31da86dc4626c6 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
|
/*
* (C) 2018 by Computer System Laboratory, IIS, Academia Sinica, Taiwan.
* See COPYRIGHT in top-level directory.
*/
#include "pmu/pmu-global.h"
namespace pmu {
#define ICACHE_HIT_CONFIG (0x83 | (0x1 << 8)) /* skylake/event=0x83,umask=0x1/ */
#define ICACHE_MISS_CONFIG (0x83 | (0x2 << 8)) /* skylake/event=0x83,umask=0x2/ */
#define MEM_LOADS_CONFIG (0xd0 | (0x81 << 8 )) /* skylake/event=0xd0,umask=0x81/ */
#define MEM_STORES_CONFIG (0xd0 | (0x82 << 8 )) /* skylake/event=0xd0,umask=0x82/ */
extern EventID PreEvents[PMU_EVENT_MAX]; /* Pre-defined events. */
static void X86SetupEventCode()
{
#define SetupEvent(_Event,_Config) \
PreEvents[_Event].Type = PERF_TYPE_RAW; \
PreEvents[_Event].Config = _Config;
SetupEvent(PMU_ICACHE_HITS, ICACHE_HIT_CONFIG);
SetupEvent(PMU_ICACHE_MISSES, ICACHE_MISS_CONFIG);
SetupEvent(PMU_MEM_LOADS, MEM_LOADS_CONFIG);
SetupEvent(PMU_MEM_STORES, MEM_STORES_CONFIG);
#undef SetEventCode
}
int X86Init()
{
X86SetupEventCode();
return PMU_OK;
}
} /* namespace pmu */
/*
* vim: ts=8 sts=4 sw=4 expandtab
*/
|