index
:
hqemu
2.5.1_overlay
2.5_overlay
2.6_overlay
master
HQEMU
Raptor Engineering, LLC
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
target-sparc
Commit message (
Expand
)
Author
Age
Files
Lines
*
Fix TCGv size mismatches
blueswir1
2008-11-01
1
-19
/
+21
*
Add static (spotted by sparse)
blueswir1
2008-10-07
1
-1
/
+1
*
Fix error in fexpand (spotted by sparse)
blueswir1
2008-10-07
1
-4
/
+4
*
Show size for unassigned accesses (Robert Reif)
blueswir1
2008-10-06
2
-14
/
+15
*
Rearrange tick functions
blueswir1
2008-10-03
3
-31
/
+31
*
Fix missing prototype warnings by moving declarations
blueswir1
2008-10-03
2
-11
/
+9
*
Fix MXCC printf warning (based on patch by Robert Reif)
blueswir1
2008-10-02
1
-3
/
+3
*
Add mmu tlb demap support (Igor Kovalenko)
blueswir1
2008-09-27
1
-1
/
+35
*
Add a generic Niagara machine
blueswir1
2008-09-26
2
-2
/
+2
*
Implement some UA2007 block ASIs
blueswir1
2008-09-26
1
-0
/
+6
*
Implement UA2005 hypervisor traps
blueswir1
2008-09-26
3
-18
/
+23
*
Move also DEBUG_PCALL (see r5085)
blueswir1
2008-09-26
2
-1
/
+1
*
Add software and timer interrupt support
blueswir1
2008-09-22
4
-5
/
+49
*
Fix arguments used in cas/casx, thanks to Igor Kovalenko for spotting
blueswir1
2008-09-22
1
-5
/
+5
*
Use the new concat_tl_i64 op for std and stda
blueswir1
2008-09-21
1
-18
/
+6
*
Use the new concat_i32_i64 op for std and stda
blueswir1
2008-09-21
3
-22
/
+20
*
Move signal handler prototype back to cpu.h
blueswir1
2008-09-20
2
-1
/
+1
*
Fix array subscript above array bounds error
blueswir1
2008-09-14
1
-1
/
+1
*
Fix mulscc with high bits set in either src1 or src2
blueswir1
2008-09-13
1
-2
/
+3
*
Write zeros to high bits of y, based on patch by Vince Weaver
blueswir1
2008-09-11
1
-2
/
+4
*
Convert rest of ops using float32 to TCG, remove FT0 and FT1
blueswir1
2008-09-10
5
-64
/
+39
*
Partially convert float128 conversion ops to TCG
blueswir1
2008-09-10
3
-20
/
+19
*
Convert basic 64 bit VIS ops to TCG
blueswir1
2008-09-10
4
-102
/
+65
*
Convert basic 32 bit VIS ops to TCG
blueswir1
2008-09-10
3
-164
/
+48
*
Convert basic float32 ops to TCG
blueswir1
2008-09-10
3
-190
/
+329
*
Implement ldxfsr/stxfsr, fix ld(x)fsr masks, convert to TCG
blueswir1
2008-09-09
5
-31
/
+43
*
Fix a typo in fpsub32
blueswir1
2008-09-06
1
-1
/
+1
*
Convert most env fields to TCG registers
blueswir1
2008-09-06
1
-95
/
+91
*
Silence gcc warning about constant overflow
blueswir1
2008-09-06
2
-3
/
+11
*
Implement no-fault loads
blueswir1
2008-09-03
1
-8
/
+36
*
Fix sign extension problems with smul and umul (Vince Weaver)
blueswir1
2008-09-02
1
-4
/
+4
*
Fix y register loads and stores
blueswir1
2008-09-01
1
-18
/
+16
*
Remove memcpy32() prototype leftover from r5109
blueswir1
2008-08-30
1
-1
/
+0
*
Fix FCC handling for Sparc64 target, initial patch by Vince Weaver
blueswir1
2008-08-29
2
-30
/
+28
*
Fix Sparc64 boot on i386 host:
blueswir1
2008-08-29
5
-273
/
+280
*
Fix udiv and sdiv on Sparc64 (Vince Weaver)
blueswir1
2008-08-25
1
-2
/
+2
*
Fix wrwim masking (Luis Pureza)
blueswir1
2008-08-21
1
-0
/
+3
*
Use initial CPU definition structure for some CPU fields instead of copying
blueswir1
2008-08-21
4
-87
/
+83
*
Correct 32bit carry flag for add instruction (Igor Kovalenko)
blueswir1
2008-08-17
1
-5
/
+8
*
Fix faligndata (Vince Weaver)
blueswir1
2008-08-06
1
-1
/
+4
*
Fix I/D MMU tag reads
blueswir1
2008-08-06
1
-54
/
+4
*
Fix Sparc64 shifts
blueswir1
2008-08-06
1
-5
/
+3
*
Fix offset handling for ASI loads and stores (Vince Weaver)
blueswir1
2008-08-06
1
-3
/
+1
*
Handle wrapped registers correctly when saving
blueswir1
2008-08-01
1
-1
/
+11
*
Fix cmp/subcc/addcc op bugs reported by Vince Weaver
blueswir1
2008-07-29
1
-4
/
+4
*
Make MAXTL dynamic, bounds check tl when indexing
blueswir1
2008-07-25
4
-51
/
+56
*
Sparc32: save/load all MMU registers, Sparc64: add CPU save/load
blueswir1
2008-07-24
2
-4
/
+110
*
Add T1 and T2 CPUs, add a Sun4v machine
blueswir1
2008-07-22
3
-1
/
+26
*
Use MMU globals for some MMU traps
blueswir1
2008-07-21
2
-4
/
+19
*
Fix reset vector
blueswir1
2008-07-21
1
-1
/
+1
[next]