| Commit message (Expand) | Author | Age | Files | Lines |
* | Make MIPS MT implementation more cache friendly. | ths | 2008-02-12 | 5 | -59/+59 |
* | use the TCG code generator | bellard | 2008-02-01 | 2 | -55/+6 |
* | Fix typo which broke MIPS32R2 64-bit FPU support. | ths | 2008-01-09 | 1 | -1/+1 |
* | Fix broken absoluteness check for cabs.d.*. | ths | 2008-01-08 | 1 | -2/+2 |
* | Handle some more exception types. | ths | 2008-01-04 | 1 | -29/+43 |
* | Fix exception debug output. | ths | 2008-01-03 | 1 | -39/+36 |
* | MIPS COP1X (and related) instructions, by Richard Sandiford. | ths | 2007-12-30 | 3 | -18/+74 |
* | Set FCR0.F64 for MIPS64R2-generic, by Richard Sandiford. | ths | 2007-12-28 | 1 | -3/+3 |
* | De-cruft exception definitions, and implement nicer debug output. | ths | 2007-12-26 | 2 | -26/+65 |
* | Support for VR5432, and some of its special instructions. Original patch | ths | 2007-12-25 | 6 | -7/+405 |
* | 5K and 20K are Release 1 CPUs. | ths | 2007-12-25 | 1 | -3/+3 |
* | Avoid host FPE for overflowing division on MIPS, by Richard Sandiford. | ths | 2007-12-25 | 1 | -3/+10 |
* | Improved PABITS handling, and config register fixes. | ths | 2007-12-25 | 4 | -56/+106 |
* | Update debug code to match new accumulator register layout. | ths | 2007-12-24 | 1 | -4/+4 |
* | Fix CCRes value for 20Kc. | ths | 2007-12-24 | 1 | -1/+1 |
* | MIPS TODO: mention unimplemented system controllers. | ths | 2007-12-17 | 1 | -0/+2 |
* | Update MIPS TODO. The mipsnet failure is caused by a kernel bug. | ths | 2007-12-17 | 1 | -6/+0 |
* | Handle cpu_model in copy_cpu(), by Kirill A. Shutemov. | ths | 2007-12-09 | 1 | -0/+1 |
* | Larger physical address space for 32-bit MIPS. | ths | 2007-12-02 | 1 | -0/+3 |
* | Micro-optimize back-to-back store-load sequences. | ths | 2007-11-26 | 1 | -103/+135 |
* | Optimize the conventional move operation. | ths | 2007-11-22 | 1 | -0/+6 |
* | Fix off-by-one address checks in MIPS64 MMU, by Aurelien Jarno. | ths | 2007-11-22 | 1 | -4/+4 |
* | Add older 4Km variants. | ths | 2007-11-19 | 1 | -0/+34 |
* | Add strict checking mode for softfp code. | pbrook | 2007-11-18 | 1 | -4/+4 |
* | Fix MIPS64 R2 instructions. | ths | 2007-11-18 | 3 | -30/+34 |
* | Use a valid PRid. | ths | 2007-11-18 | 1 | -1/+1 |
* | Fix int/float inconsistencies. | pbrook | 2007-11-17 | 3 | -36/+34 |
* | Introduce 4KEm configuration with fixed MMU mapping. Delete bogus INSN_DSP | ths | 2007-11-14 | 1 | -2/+19 |
* | added cpu_model parameter to cpu_init() | bellard | 2007-11-10 | 3 | -29/+23 |
* | Use FORCE_RET, scrap RETURN which was implemented in target-specific code. | ths | 2007-11-09 | 5 | -424/+418 |
* | Move kernel loader parameters from the cpu state to being board specific. | ths | 2007-11-09 | 1 | -5/+0 |
* | Clean out the N32 macros from target-mips, and introduce MIPS ABI specific | ths | 2007-11-08 | 9 | -61/+61 |
* | Formatting fix. | ths | 2007-11-08 | 1 | -1/+1 |
* | Adjust s390 addresses (the MSB is defined as "to be ignored"). | ths | 2007-10-29 | 1 | -1/+5 |
* | Preliminary MIPS64R2 mode. | ths | 2007-10-29 | 1 | -0/+21 |
* | Fix logic bug which broke TLBL/TLBS handling somewhat. | ths | 2007-10-29 | 1 | -3/+3 |
* | Restrict CP0_PerfCnt to legal values. | ths | 2007-10-29 | 1 | -1/+1 |
* | Implement missing MIPS supervisor mode bits. | ths | 2007-10-28 | 6 | -35/+49 |
* | Add sharable clz/clo inline functions and use them for the mips target. | ths | 2007-10-27 | 3 | -49/+33 |
* | The other half of the mul64 rework. Sorry for the breakage, I committed | ths | 2007-10-26 | 1 | -2/+2 |
* | Remove bogus instruction decode. | ths | 2007-10-24 | 1 | -1/+0 |
* | Force proper sign extension for mfc0/mfhc0 on MIPS64. | ths | 2007-10-24 | 1 | -2/+2 |
* | Fix writable length of the index register. | ths | 2007-10-23 | 1 | -1/+8 |
* | Enforce proper sign extension for lwl/lwr on MIPS64. | ths | 2007-10-23 | 1 | -1/+3 |
* | Fix CLO calculation for MIPS64. And a small code cleanup. | ths | 2007-10-23 | 1 | -5/+5 |
* | Use the standard ASE check for MIPS-3D and MT. | ths | 2007-10-23 | 3 | -93/+80 |
* | Switch bc1any* instructions off if no MIPS-3D is implemented. | ths | 2007-10-23 | 1 | -1/+9 |
* | Handle IBE on MIPS properly. | ths | 2007-10-20 | 2 | -0/+11 |
* | Update TODO. | ths | 2007-10-17 | 1 | -0/+6 |
* | Replace is_user variable with mmu_idx in softmmu core, | j_mayer | 2007-10-14 | 4 | -7/+18 |