index
:
hqemu
2.5.1_overlay
2.5_overlay
2.6_overlay
master
HQEMU
Raptor Engineering, LLC
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
target-mips
/
translate.c
Commit message (
Expand
)
Author
Age
Files
Lines
*
target-mips: microMIPS32 R6 POOL16{A, C} instructions
Yongbok Kim
2015-06-26
1
-15
/
+118
*
target-mips: microMIPS32 R6 Major instructions
Yongbok Kim
2015-06-26
1
-17
/
+45
*
target-mips: microMIPS32 R6 POOL32{I, C} instructions
Yongbok Kim
2015-06-26
1
-6
/
+21
*
target-mips: microMIPS32 R6 POOL32F instructions
Yongbok Kim
2015-06-26
1
-32
/
+199
*
target-mips: microMIPS32 R6 POOL32A{XF} instructions
Yongbok Kim
2015-06-26
1
-10
/
+72
*
target-mips: microMIPS32 R6 branches and jumps
Yongbok Kim
2015-06-26
1
-40
/
+202
*
target-mips: add microMIPS32 R6 opcode enum
Yongbok Kim
2015-06-26
1
-16
/
+103
*
target-mips: signal RI for removed instructions in microMIPS R6
Yongbok Kim
2015-06-26
1
-0
/
+68
*
target-mips: raise RI exceptions when FIR.PS = 0
Yongbok Kim
2015-06-26
1
-33
/
+45
*
target-mips: rearrange gen_compute_compact_branch
Yongbok Kim
2015-06-26
1
-236
/
+236
*
target-mips: refactor {D}LSA, {D}ALIGN, {D}BITSWAP
Yongbok Kim
2015-06-26
1
-67
/
+99
*
target-mips: remove an unused argument
Yongbok Kim
2015-06-26
1
-3
/
+2
*
target-mips: add microMIPS TLBINV, TLBINVF
Yongbok Kim
2015-06-26
1
-0
/
+8
*
target-mips: fix {RD, WR}PGPR in microMIPS
Yongbok Kim
2015-06-26
1
-2
/
+2
*
target-mips: add Unified Hosting Interface (UHI) support
Leon Alrae
2015-06-26
1
-20
/
+55
*
target-mips: remove identical code in different branch
Leon Alrae
2015-06-26
1
-21
/
+4
*
disas: Remove uses of CPU env
Peter Crosthwaite
2015-06-22
1
-1
/
+1
*
target-mips: add MTHC0 and MFHC0 instructions
Leon Alrae
2015-06-12
1
-0
/
+226
*
target-mips: add CP0.PageGrain.ELPA support
Leon Alrae
2015-06-12
1
-1
/
+2
*
target-mips: extend selected CP0 registers to 64-bits in MIPS32
Leon Alrae
2015-06-12
1
-21
/
+42
*
target-mips: correct MFC0 for CP0.EntryLo in MIPS64
Leon Alrae
2015-06-12
1
-6
/
+6
*
target-mips: add ERETNC instruction and Config5.LLB bit
Leon Alrae
2015-06-11
1
-5
/
+15
*
target-mips: Misaligned memory accesses for MSA
Yongbok Kim
2015-06-11
1
-10
/
+17
*
target-mips: Misaligned memory accesses for R6
Yongbok Kim
2015-06-11
1
-12
/
+27
*
target-mips: add Config5.FRE support allowing Status.FR=0 emulation
Leon Alrae
2015-06-11
1
-150
/
+158
*
target-mips: move group of functions above gen_load_fpr32()
Leon Alrae
2015-06-11
1
-60
/
+58
*
target-mips: save cpu state before calling MSA load and store helpers
Leon Alrae
2015-03-18
1
-0
/
+2
*
target-mips: fix hflags modified in delay / forbidden slot
Leon Alrae
2015-03-18
1
-4
/
+15
*
target-mips: fix CP0.BadVAddr by stopping translation on Address Error
Leon Alrae
2015-03-18
1
-0
/
+1
*
tcg: Change translator-side labels to a pointer
Richard Henderson
2015-03-13
1
-47
/
+47
*
target-mips: pass 0 instead of -1 as rs in microMIPS LUI instruction
Leon Alrae
2015-02-13
1
-1
/
+1
*
target-mips: use CP0EnLo_XI instead of magic number
Leon Alrae
2015-02-13
1
-2
/
+2
*
target-mips: fix detection of the end of the page during translation
Leon Alrae
2015-02-13
1
-1
/
+4
*
tcg: Introduce tcg_op_buf_count and tcg_op_buf_full
Richard Henderson
2015-02-12
1
-5
/
+3
*
tcg: Move emit of INDEX_op_end into gen_tb_end
Richard Henderson
2015-02-12
1
-1
/
+1
*
target-mips: Clean up switch fall through after commit fecd264
Markus Armbruster
2015-02-10
1
-0
/
+4
*
gen-icount: check cflags instead of use_icount global
Paolo Bonzini
2015-01-03
1
-1
/
+1
*
translate: check cflags instead of use_icount global
Paolo Bonzini
2015-01-03
1
-10
/
+14
*
target-mips: convert single case switch into if statement
Leon Alrae
2014-12-16
1
-3
/
+1
*
target-mips: Fix DisasContext's ulri member initialization
Maciej W. Rozycki
2014-12-16
1
-1
/
+1
*
target-mips: Add missing calls to synchronise SoftFloat status
Maciej W. Rozycki
2014-12-16
1
-0
/
+2
*
target-mips: Correct 32-bit address space wrapping
Maciej W. Rozycki
2014-12-16
1
-5
/
+14
*
target-mips: Tighten ISA level checks
Maciej W. Rozycki
2014-12-16
1
-9
/
+98
*
target-mips: Fix CP0.Config3.ISAOnExc write accesses
Maciej W. Rozycki
2014-12-16
1
-2
/
+6
*
target-mips: Output CP0.Config2-5 in the register dump
Maciej W. Rozycki
2014-12-16
1
-0
/
+4
*
target-mips: Fix the 64-bit case for microMIPS MOVE16 and MOVEP
Maciej W. Rozycki
2014-12-16
1
-3
/
+3
*
target-mips: Correct MIPS16/microMIPS branch size calculation
Maciej W. Rozycki
2014-12-16
1
-1
/
+2
*
target-mips: Fix formatting in `decode_opc'
Maciej W. Rozycki
2014-12-16
1
-5
/
+8
*
target-mips: Fix formatting in `decode_extended_mips16_opc'
Maciej W. Rozycki
2014-12-16
1
-1
/
+1
*
target-mips: fix multiple TCG registers covering same data
Yongbok Kim
2014-11-07
1
-5
/
+3
[next]