index
:
hqemu
2.5.1_overlay
2.5_overlay
2.6_overlay
master
HQEMU
Raptor Engineering, LLC
summary
refs
log
tree
commit
diff
stats
log msg
author
committer
range
path:
root
/
target-arm
Commit message (
Expand
)
Author
Age
Files
Lines
*
target-arm: Implement AArch64 dummy breakpoint and watchpoint registers
Peter Maydell
2014-02-26
2
-0
/
+36
*
target-arm: Implement AArch64 ID and feature registers
Peter Maydell
2014-02-26
2
-0
/
+55
*
target-arm: Implement AArch64 generic timers
Peter Maydell
2014-02-26
2
-14
/
+75
*
target-arm: Implement AArch64 MPIDR
Peter Maydell
2014-02-26
1
-2
/
+4
*
target-arm: Implement AArch64 TTBR*
Peter Maydell
2014-02-26
2
-63
/
+32
*
target-arm: Implement AArch64 VBAR_EL1
Peter Maydell
2014-02-26
2
-2
/
+9
*
target-arm: Implement AArch64 TCR_EL1
Peter Maydell
2014-02-26
2
-4
/
+17
*
target-arm: Implement AArch64 SCTLR_EL1
Peter Maydell
2014-02-26
2
-2
/
+3
*
target-arm: Implement AArch64 memory attribute registers
Peter Maydell
2014-02-26
2
-1
/
+26
*
target-arm: Implement AArch64 dummy MDSCR_EL1
Peter Maydell
2014-02-26
1
-0
/
+6
*
target-arm: Implement AArch64 TLB invalidate ops
Peter Maydell
2014-02-26
1
-0
/
+73
*
target-arm: Implement AArch64 cache invalidate/clean ops
Peter Maydell
2014-02-26
2
-2
/
+49
*
target-arm: Implement AArch64 MIDR_EL1
Peter Maydell
2014-02-26
1
-0
/
+3
*
target-arm: Implement AArch64 CurrentEL sysreg
Peter Maydell
2014-02-26
3
-1
/
+12
*
target-arm: A64: Make cache ID registers visible to AArch64
Peter Maydell
2014-02-26
4
-11
/
+25
*
target-arm: Fix raw read and write functions on AArch64 registers
Peter Maydell
2014-02-26
3
-3
/
+15
*
arm: vgic device control api support
Christoffer Dall
2014-02-26
2
-13
/
+59
*
target-arm: Load correct access bits from ARMv5 level 2 page table descriptors
Peter Maydell
2014-02-26
1
-1
/
+1
*
target-arm: Fix incorrect arithmetic constructing short-form PAR for ATS ops
Peter Maydell
2014-02-26
1
-2
/
+2
*
target-arm: A64: Implement unprivileged load/store
Peter Maydell
2014-02-20
1
-32
/
+37
*
target-arm: A64: Implement narrowing three-reg-diff operations
Peter Maydell
2014-02-20
1
-1
/
+59
*
target-arm: A64: Implement the wide 3-reg-different operations
Peter Maydell
2014-02-20
1
-1
/
+40
*
target-arm: A64: Add most remaining three-reg-diff widening ops
Peter Maydell
2014-02-20
1
-21
/
+88
*
target-arm: A64: Add opcode comments to disas_simd_three_reg_diff
Peter Maydell
2014-02-20
1
-11
/
+11
*
target-arm: A64: Implement store-exclusive for system mode
Peter Maydell
2014-02-20
1
-6
/
+62
*
target-arm: Fix incorrect type for value argument to write_raw_cp_reg
Peter Maydell
2014-02-20
1
-1
/
+1
*
target-arm: Remove failure status return from read/write_raw_cp_reg
Peter Maydell
2014-02-20
1
-24
/
+12
*
target-arm: Remove unnecessary code now read/write fns can't fail
Peter Maydell
2014-02-20
2
-6
/
+0
*
target-arm: Drop success/fail return from cpreg read and write functions
Peter Maydell
2014-02-20
4
-208
/
+137
*
target-arm: Convert miscellaneous reginfo structs to accessfn
Peter Maydell
2014-02-20
1
-25
/
+19
*
target-arm: Convert generic timer reginfo to accessfn
Peter Maydell
2014-02-20
1
-56
/
+66
*
target-arm: Convert performance monitor reginfo to accessfn
Peter Maydell
2014-02-20
1
-42
/
+28
*
target-arm: Split cpreg access checks out from read/write functions
Peter Maydell
2014-02-20
5
-4
/
+66
*
target-arm: Stop underdecoding ARM946 PRBS registers
Peter Maydell
2014-02-20
1
-23
/
+24
*
target-arm: Log bad system register accesses with LOG_UNIMP
Peter Maydell
2014-02-20
2
-1
/
+19
*
target-arm: Remove unused ARMCPUState sr substruct
Peter Maydell
2014-02-20
1
-5
/
+0
*
target-arm: Restrict check_ap() use of S and R bits to v6 and earlier
Peter Maydell
2014-02-20
1
-0
/
+3
*
target-arm: Define names for SCTLR bits
Peter Maydell
2014-02-20
3
-9
/
+61
*
target-arm/kvm-consts.h: Define QEMU constants for known KVM CPUs
Peter Maydell
2014-02-20
1
-1
/
+15
*
target-arm: A64: Implement remaining 3-same instructions
Peter Maydell
2014-02-20
5
-4
/
+130
*
target-arm: A64: Implement floating point pairwise insns
Alex Bennée
2014-02-20
1
-38
/
+86
*
target-arm: A64: Implement SIMD FP compare and set insns
Alex Bennée
2014-02-20
3
-12
/
+207
*
target-arm: A64: Implement scalar three different instructions
Peter Maydell
2014-02-20
1
-1
/
+94
*
target-arm: A64: Implement SIMD scalar indexed instructions
Peter Maydell
2014-02-20
1
-33
/
+82
*
target-arm: A64: Implement long vector x indexed insns
Peter Maydell
2014-02-20
1
-5
/
+139
*
target-arm: A64: Implement plain vector SIMD indexed element insns
Peter Maydell
2014-02-20
3
-1
/
+275
*
exec: Make stl_*_phys input an AddressSpace
Edgar E. Iglesias
2014-02-11
1
-1
/
+2
*
exec: Make ldq/ldub_*_phys input an AddressSpace
Edgar E. Iglesias
2014-02-11
1
-1
/
+2
*
exec: Make ldl_*_phys input an AddressSpace
Edgar E. Iglesias
2014-02-11
1
-6
/
+9
*
disas: Implement disassembly output for A64
Claudio Fontana
2014-02-08
1
-1
/
+1
[next]