summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorStefan Tauner <stefan.tauner@alumni.tuwien.ac.at>2012-08-26 21:50:36 +0000
committerStefan Tauner <stefan.tauner@alumni.tuwien.ac.at>2012-08-26 21:50:36 +0000
commit6745d6f39d2642908035c7e4a6481f5349c767a7 (patch)
tree0721bed9cbe360a0a8b1aa19ab461416a659f7f6
parent7bf4ed9277bb724e9a9aac762dc69f3e3c48f748 (diff)
downloadast2050-flashrom-6745d6f39d2642908035c7e4a6481f5349c767a7.zip
ast2050-flashrom-6745d6f39d2642908035c7e4a6481f5349c767a7.tar.gz
Use getpagesize() to determine the physmap's length in nicintel_spi.c
Corresponding to flashrom svn r1584. Signed-off-by: Stefan Tauner <stefan.tauner@alumni.tuwien.ac.at> Acked-by: Stefan Tauner <stefan.tauner@alumni.tuwien.ac.at>
-rw-r--r--nicintel_spi.c6
1 files changed, 4 insertions, 2 deletions
diff --git a/nicintel_spi.c b/nicintel_spi.c
index 531576c..d422b18 100644
--- a/nicintel_spi.c
+++ b/nicintel_spi.c
@@ -26,11 +26,13 @@
*/
#include <stdlib.h>
+#include <unistd.h>
#include "flash.h"
#include "programmer.h"
#include "hwaccess.h"
#define PCI_VENDOR_ID_INTEL 0x8086
+#define MEMMAP_SIZE getpagesize()
/* EEPROM/Flash Control & Data Register */
#define EECD 0x10
@@ -157,7 +159,7 @@ static int nicintel_spi_shutdown(void *data)
tmp |= FLASH_WRITES_DISABLED;
pci_mmio_writel(tmp, nicintel_spibar + EECD);
- physunmap(nicintel_spibar, 4096);
+ physunmap(nicintel_spibar, MEMMAP_SIZE);
pci_cleanup(pacc);
return 0;
@@ -173,7 +175,7 @@ int nicintel_spi_init(void)
io_base_addr = pcidev_init(PCI_BASE_ADDRESS_0, nics_intel_spi);
nicintel_spibar = physmap("Intel Gigabit NIC w/ SPI flash",
- io_base_addr, 4096);
+ io_base_addr, MEMMAP_SIZE);
/* Automatic restore of EECD on shutdown is not possible because EECD
* does not only contain FLASH_WRITES_DISABLED|FLASH_WRITES_ENABLED,
* but other bits with side effects as well. Those other bits must be
OpenPOWER on IntegriCloud