summaryrefslogtreecommitdiffstats
path: root/sys/dev/usb/if_urtwreg.h
blob: 7a9baa30919abf5c50d0b61ed18849133ff6fc72 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
/*	$FreeBSD$	*/

/*-
 * Copyright (c) 2008 Weongyo Jeong <weongyo@FreeBSD.org>
 *
 * Permission to use, copy, modify, and distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#define URTW_CONFIG_NO			1
#define URTW_IFACE_INDEX		0

/* for 8187  */
#define URTW_MAC0			0x0000		/* 1 byte  */
#define URTW_MAC1			0x0001		/* 1 byte  */
#define URTW_MAC2			0x0002		/* 1 byte  */
#define URTW_MAC3			0x0003		/* 1 byte  */
#define URTW_MAC4			0x0004		/* 1 byte  */
#define URTW_MAC5			0x0005		/* 1 byte  */
#define URTW_BRSR			0x002c		/* 2 byte  */
#define URTW_BRSR_MBR_8185		(0x0fff)
#define	URTW_BSSID			0x002e		/* 6 byte  */
#define URTW_RESP_RATE			0x0034		/* 1 byte  */
#define URTW_RESP_MAX_RATE_SHIFT	(4)
#define URTW_RESP_MIN_RATE_SHIFT	(0)
#define URTW_EIFS			0x0035		/* 1 byte  */
#define URTW_INTR_MASK			0x003c		/* 2 byte  */
#define URTW_CMD			0x0037		/* 1 byte  */
#define URTW_CMD_TX_ENABLE		(0x4)
#define URTW_CMD_RX_ENABLE		(0x8)
#define URTW_CMD_RST			(0x10)
#define URTW_TX_CONF			0x0040		/* 4 byte  */
#define URTW_TX_LOOPBACK_SHIFT		(17)
#define URTW_TX_LOOPBACK_NONE		(0 << URTW_TX_LOOPBACK_SHIFT)
#define URTW_TX_LOOPBACK_MAC		(1 << URTW_TX_LOOPBACK_SHIFT)
#define URTW_TX_LOOPBACK_BASEBAND	(2 << URTW_TX_LOOPBACK_SHIFT)
#define URTW_TX_LOOPBACK_CONTINUE	(3 << URTW_TX_LOOPBACK_SHIFT)
#define URTW_TX_LOOPBACK_MASK		(0x60000)
#define URTW_TX_DPRETRY_MASK		(0xff00)
#define URTW_TX_RTSRETRY_MASK		(0xff)
#define URTW_TX_DPRETRY_SHIFT		(0)
#define URTW_TX_RTSRETRY_SHIFT		(8)
#define URTW_TX_NOCRC			(0x10000)
#define URTW_TX_MXDMA_MASK		(0xe00000)
#define URTW_TX_MXDMA_1024		(6 << URTW_TX_MXDMA_SHIFT)
#define URTW_TX_MXDMA_2048		(7 << URTW_TX_MXDMA_SHIFT)
#define URTW_TX_MXDMA_SHIFT		(21)
#define URTW_TX_CWMIN			(1 << 31)
#define URTW_TX_DISCW			(1 << 20)
#define URTW_TX_SWPLCPLEN		(1 << 24)
#define URTW_TX_NOICV			(0x80000)
#define URTW_RX				0x0044		/* 4 byte  */
#define URTW_RX_9356SEL			(1 << 6)
#define URTW_RX_FILTER_MASK			\
	(URTW_RX_FILTER_ALLMAC | URTW_RX_FILTER_NICMAC | URTW_RX_FILTER_MCAST | \
	URTW_RX_FILTER_BCAST | URTW_RX_FILTER_CRCERR | URTW_RX_FILTER_ICVERR | \
	URTW_RX_FILTER_DATA | URTW_RX_FILTER_CTL | URTW_RX_FILTER_MNG |	\
	(1 << 21) |							\
	URTW_RX_FILTER_PWR | URTW_RX_CHECK_BSSID)
#define URTW_RX_FILTER_ALLMAC		(0x00000001)
#define URTW_RX_FILTER_NICMAC		(0x00000002)
#define URTW_RX_FILTER_MCAST		(0x00000004)
#define URTW_RX_FILTER_BCAST		(0x00000008)
#define URTW_RX_FILTER_CRCERR		(0x00000020)
#define URTW_RX_FILTER_ICVERR		(0x00001000)
#define URTW_RX_FILTER_DATA		(0x00040000)
#define URTW_RX_FILTER_CTL		(0x00080000)
#define URTW_RX_FILTER_MNG		(0x00100000)
#define URTW_RX_FILTER_PWR		(0x00400000)
#define URTW_RX_CHECK_BSSID		(0x00800000)
#define URTW_RX_FIFO_THRESHOLD_MASK	((1 << 13) | (1 << 14) | (1 << 15))
#define URTW_RX_FIFO_THRESHOLD_SHIFT	(13)
#define URTW_RX_FIFO_THRESHOLD_128	(3)
#define URTW_RX_FIFO_THRESHOLD_256	(4)
#define URTW_RX_FIFO_THRESHOLD_512	(5)
#define URTW_RX_FIFO_THRESHOLD_1024	(6)
#define URTW_RX_FIFO_THRESHOLD_NONE	(7 << URTW_RX_FIFO_THRESHOLD_SHIFT)
#define URTW_RX_AUTORESETPHY		(1 << URTW_RX_AUTORESETPHY_SHIFT)
#define URTW_RX_AUTORESETPHY_SHIFT	(28)
#define URTW_MAX_RX_DMA_MASK		((1<<8) | (1<<9) | (1<<10))
#define URTW_MAX_RX_DMA_2048		(7 << URTW_MAX_RX_DMA_SHIFT)
#define URTW_MAX_RX_DMA_1024		(6)
#define URTW_MAX_RX_DMA_SHIFT		(10)
#define URTW_RCR_ONLYERLPKT		(1 << 31)
#define URTW_INT_TIMEOUT		0x0048		/* 4 byte  */
#define URTW_EPROM_CMD			0x0050		/* 1 byte  */
#define URTW_EPROM_CMD_NORMAL		(0x0)
#define URTW_EPROM_CMD_NORMAL_MODE				\
	(URTW_EPROM_CMD_NORMAL << URTW_EPROM_CMD_SHIFT)
#define URTW_EPROM_CMD_LOAD		(0x1)
#define URTW_EPROM_CMD_PROGRAM		(0x2)
#define URTW_EPROM_CMD_PROGRAM_MODE				\
	(URTW_EPROM_CMD_PROGRAM << URTW_EPROM_CMD_SHIFT)
#define URTW_EPROM_CMD_CONFIG		(0x3)
#define URTW_EPROM_CMD_SHIFT		(6)
#define URTW_EPROM_CMD_MASK		((1 << 7) | (1 << 6))
#define URTW_EPROM_READBIT		(0x1)
#define URTW_EPROM_WRITEBIT		(0x2)
#define URTW_EPROM_CK			(0x4)
#define URTW_EPROM_CS			(0x8)
#define URTW_CONFIG2			0x0053
#define URTW_ANAPARAM			0x0054		/* 4 byte  */
#define URTW_8225_ANAPARAM_ON		(0xa0000a59)
#define URTW_MSR			0x0058		/* 1 byte  */
#define URTW_MSR_LINK_MASK		((1 << 2) | (1 << 3))
#define URTW_MSR_LINK_SHIFT		(2)
#define URTW_MSR_LINK_NONE		(0 << URTW_MSR_LINK_SHIFT)
#define URTW_MSR_LINK_ADHOC		(1 << URTW_MSR_LINK_SHIFT)
#define URTW_MSR_LINK_STA		(2 << URTW_MSR_LINK_SHIFT)
#define URTW_MSR_LINK_HOSTAP		(3 << URTW_MSR_LINK_SHIFT)
#define URTW_CONFIG3			0x0059		/* 1 byte  */
#define URTW_CONFIG3_ANAPARAM_WRITE	(0x40)
#define URTW_CONFIG3_ANAPARAM_W_SHIFT	(6)
#define	URTW_ADDR_MAGIC4		0x005b		/* 1 byte  */
#define URTW_PSR			0x005e		/* 1 byte  */
#define URTW_ANAPARAM2			0x0060		/* 4 byte  */
#define URTW_8225_ANAPARAM2_ON		(0x860c7312)
#define	URTW_BEACON_INTERVAL		0x0070		/* 2 byte  */
#define	URTW_ATIM_WND			0x0072		/* 2 byte  */
#define	URTW_BEACON_INTERVAL_TIME	0x0074		/* 2 byte  */
#define	URTW_ATIM_TR_ITV		0x0076		/* 2 byte  */
#define	URTW_PHY_MAGIC1			0x007c		/* 1 byte  */
#define	URTW_PHY_MAGIC2			0x007d		/* 1 byte  */
#define	URTW_PHY_MAGIC3			0x007e		/* 1 byte  */
#define	URTW_PHY_MAGIC4			0x007f		/* 1 byte  */
#define URTW_RF_PINS_OUTPUT		0x0080		/* 2 byte  */
#define	URTW_RF_PINS_OUTPUT_MAGIC1	(0x3a0)
#define URTW_BB_HOST_BANG_CLK		(1 << 1)
#define URTW_BB_HOST_BANG_EN		(1 << 2)
#define URTW_BB_HOST_BANG_RW		(1 << 3)
#define URTW_RF_PINS_ENABLE		0x0082		/* 2 byte  */
#define URTW_RF_PINS_SELECT		0x0084		/* 2 byte  */
#define	URTW_ADDR_MAGIC1		0x0085		/* broken?  */
#define URTW_RF_PINS_INPUT		0x0086		/* 2 byte  */
#define	URTW_RF_PINS_MAGIC1		(0xfff3)
#define	URTW_RF_PINS_MAGIC2		(0xfff0)
#define	URTW_RF_PINS_MAGIC3		(0x0007)
#define	URTW_RF_PINS_MAGIC4		(0xf)
#define	URTW_RF_PINS_MAGIC5		(0x0080)
#define URTW_RF_PARA			0x0088		/* 4 byte  */
#define URTW_RF_TIMING			0x008c		/* 4 byte  */
#define URTW_GP_ENABLE			0x0090		/* 1 byte  */
#define	URTW_GP_ENABLE_DATA_MAGIC1	(0x1)
#define URTW_GPIO			0x0091		/* 1 byte  */
#define	URTW_GPIO_DATA_MAGIC1		(0x1)
#define	URTW_ADDR_MAGIC5		0x0094		/* 4 byte  */
#define URTW_TX_AGC_CTL			0x009c		/* 1 byte  */
#define URTW_TX_AGC_CTL_PERPACKET_GAIN	(0x1)
#define URTW_TX_AGC_CTL_PERPACKET_ANTSEL	(0x2)
#define URTW_TX_AGC_CTL_FEEDBACK_ANT	(0x4)
#define URTW_TX_GAIN_CCK		0x009d		/* 1 byte  */
#define URTW_TX_GAIN_OFDM		0x009e		/* 1 byte  */
#define URTW_TX_ANTENNA			0x009f		/* 1 byte  */
#define URTW_WPA_CONFIG			0x00b0		/* 1 byte  */
#define URTW_SIFS			0x00b4		/* 1 byte  */
#define URTW_DIFS			0x00b5		/* 1 byte  */
#define URTW_SLOT			0x00b6		/* 1 byte  */
#define URTW_CW_CONF			0x00bc		/* 1 byte  */
#define URTW_CW_CONF_PERPACKET_RETRY	(0x2)
#define URTW_CW_CONF_PERPACKET_CW	(0x1)
#define URTW_CW_VAL			0x00bd		/* 1 byte  */
#define URTW_RATE_FALLBACK		0x00be		/* 1 byte  */
#define URTW_TALLY_SEL			0x00fc		/* 1 byte  */
#define	URTW_ADDR_MAGIC2		0x00fe		/* 2 byte  */
#define	URTW_ADDR_MAGIC3		0x00ff		/* 1 byte  */

/* for 8225  */
#define	URTW_8225_ADDR_0_MAGIC		0x0
#define	URTW_8225_ADDR_0_DATA_MAGIC1	(0x1b7)
#define	URTW_8225_ADDR_0_DATA_MAGIC2	(0x0b7)
#define	URTW_8225_ADDR_0_DATA_MAGIC3	(0x127)
#define	URTW_8225_ADDR_0_DATA_MAGIC4	(0x027)
#define	URTW_8225_ADDR_0_DATA_MAGIC5	(0x22f)
#define	URTW_8225_ADDR_0_DATA_MAGIC6	(0x2bf)
#define	URTW_8225_ADDR_1_MAGIC		0x1
#define	URTW_8225_ADDR_2_MAGIC		0x2
#define	URTW_8225_ADDR_2_DATA_MAGIC1	(0xc4d)
#define	URTW_8225_ADDR_2_DATA_MAGIC2	(0x44d)
#define	URTW_8225_ADDR_3_MAGIC		0x3
#define	URTW_8225_ADDR_3_DATA_MAGIC1	(0x2)
#define	URTW_8225_ADDR_5_MAGIC		0x5
#define	URTW_8225_ADDR_5_DATA_MAGIC1	(0x4)
#define	URTW_8225_ADDR_6_MAGIC		0x6
#define	URTW_8225_ADDR_6_DATA_MAGIC1	(0xe6)
#define	URTW_8225_ADDR_6_DATA_MAGIC2	(0x80)
#define	URTW_8225_ADDR_7_MAGIC		0x7
#define	URTW_8225_ADDR_8_MAGIC		0x8
#define	URTW_8225_ADDR_8_DATA_MAGIC1	(0x588)
#define	URTW_8225_ADDR_9_MAGIC		0x9
#define	URTW_8225_ADDR_9_DATA_MAGIC1	(0x700)
#define	URTW_8225_ADDR_C_MAGIC		0xc
#define	URTW_8225_ADDR_C_DATA_MAGIC1	(0x850)
#define	URTW_8225_ADDR_C_DATA_MAGIC2	(0x050)

/* for EEPROM  */
#define URTW_EPROM_TXPW_BASE		0x05
#define URTW_EPROM_RFCHIPID		0x06
#define URTW_EPROM_RFCHIPID_RTL8225U	(5)
#define URTW_EPROM_MACADDR		0x07
#define URTW_EPROM_TXPW0		0x16 
#define URTW_EPROM_TXPW2		0x1b
#define URTW_EPROM_TXPW1		0x3d
#define URTW_EPROM_SWREV		0x3f
#define URTW_EPROM_CID_MASK		(0xff)
#define URTW_EPROM_CID_RSVD0		(0x00)
#define URTW_EPROM_CID_RSVD1		(0xff)
#define URTW_EPROM_CID_ALPHA0		(0x01)
#define URTW_EPROM_CID_SERCOMM_PS	(0x02)
#define URTW_EPROM_CID_HW_LED		(0x03)

/* LED  */
#define URTW_CID_DEFAULT		0
#define	URTW_CID_8187_ALPHA0		1
#define	URTW_CID_8187_SERCOMM_PS	2
#define	URTW_CID_8187_HW_LED		3
#define	URTW_SW_LED_MODE0		0
#define	URTW_SW_LED_MODE1		1
#define	URTW_SW_LED_MODE2		2
#define	URTW_SW_LED_MODE3		3
#define	URTW_HW_LED			4
#define	URTW_LED_CTL_POWER_ON		0
#define	URTW_LED_CTL_LINK		2
#define	URTW_LED_CTL_TX			4
#define	URTW_LED_PIN_GPIO0		0
#define	URTW_LED_PIN_LED0		1
#define	URTW_LED_PIN_LED1		2
#define	URTW_LED_UNKNOWN		0
#define	URTW_LED_ON			1
#define	URTW_LED_OFF			2
#define	URTW_LED_BLINK_NORMAL		3
#define	URTW_LED_BLINK_SLOWLY		4
#define	URTW_LED_POWER_ON_BLINK		5
#define	URTW_LED_SCAN_BLINK		6
#define	URTW_LED_NO_LINK_BLINK		7
#define	URTW_LED_BLINK_CM3		8

/* for extra area  */
#define	URTW_EPROM_DISABLE		0
#define	URTW_EPROM_ENABLE		1
#define URTW_EPROM_DELAY		10
#define	URTW_8187_GETREGS_REQ		5
#define	URTW_8187_SETREGS_REQ		5
#define URTW_8225_RF_MAX_SENS		6
#define URTW_8225_RF_DEF_SENS		4
#define URTW_DEFAULT_RTS_RETRY		7
#define URTW_DEFAULT_TX_RETRY		7
#define URTW_DEFAULT_RTS_THRESHOLD	2342U
OpenPOWER on IntegriCloud